SST39VF080
SST39VF080
SST39VF080
SST39LF080 / SST39VF080
SST39LF/VF0803.0 & 2.7V 8Mb (x8) MPF memories EOL Data Sheet
FEATURES:
• Organized as 1M x8 • Latched Address and Data
• Single Voltage Read and Write Operations • Fast Erase and Byte-Program:
– 3.0-3.6V for SST39LF080 – Sector-Erase Time: 18 ms (typical)
– 2.7-3.6V for SST39VF080 – Block-Erase Time: 18 ms (typical)
• Superior Reliability – Chip-Erase Time: 70 ms (typical)
– Byte-Program Time: 14 µs (typical)
– Endurance: 100,000 Cycles (typical)
– Chip Rewrite Time:
– Greater than 100 years Data Retention 15 seconds (typical) for SST39LF/VF080
• Low Power Consumption • Automatic Write Timing
(typical values at 14 MHz)
– Internal VPP Generation
– Active Current: 12 mA (typical)
– Standby Current: 4 µA (typical) • End-of-Write Detection
– Auto Low Power Mode: 4 µA (typical) – Toggle Bit
• Sector-Erase Capability – Data# Polling
– Uniform 4 KByte sectors • CMOS I/O Compatibility
• Block-Erase Capability • JEDEC Standard
– Uniform 64 KByte blocks – Flash EEPROM Pinouts and command sets
• Fast Read Access Time: • Packages Available
– 55 ns for SST39LF080 – 40-lead TSOP (10mm x 20mm)
– 70 and 90 ns for SST39VF080 – 48-ball TFBGA (6mm x 8mm)
PRODUCT DESCRIPTION
The SST39LF/VF080 devices are 1M x8 CMOS Multi-Pur- native flash technologies. The total energy consumed is a
pose Flash (MPF) manufactured with SST’s proprietary, function of the applied voltage, current, and time of applica-
high-performance CMOS SuperFlash technology. The tion. Since for any given voltage range, the SuperFlash
split-gate cell design and thick-oxide tunneling injector technology uses less current to program and has a shorter
attain better reliability and manufacturability compared with erase time, the total energy consumed during any Erase or
alternate approaches. The SST39LF080 write (Program or Program operation is less than alternative flash technolo-
Erase) with a 3.0-3.6V power supply. The SST39VF080 gies. They also improve flexibility while lowering the cost for
write (Program or Erase) with a 2.7-3.6V power supply. program, data, and configuration storage applications.
They conform to JEDEC standard pinouts for x8 memories.
The SuperFlash technology provides fixed Erase and Pro-
Featuring high performance Byte-Program, the SST39LF/ gram times, independent of the number of Erase/Program
VF080 devices provide a typical Byte-Program time of 14 cycles that have occurred. Therefore the system software
µsec. The devices use Toggle Bit or Data# Polling to indi- or hardware does not have to be modified or de-rated as is
cate the completion of Program operation. To protect necessary with alternative flash technologies, whose Erase
against inadvertent write, they have on-chip hardware and and Program times increase with accumulated Erase/Pro-
Software Data Protection schemes. Designed, manufac- gram cycles.
tured, and tested for a wide spectrum of applications,
To meet high density, surface mount requirements, the
these devices are offered with a guaranteed typical
SST39LF/VF080 are offered in 40-lead TSOP and 48-
endurance of 10,000 cycles. Data retention is rated at
ball TFBGA packages. See Figures 1 and 2 for pin
greater than 100 years.
assignments.
The SST39LF/VF080 devices are suited for applications
that require convenient and economical updating of pro-
gram, configuration, or data memory. For all system appli-
cations, they significantly improve performance and
reliability, while lowering power consumption. They inher-
ently use less energy during Erase and Program than alter-
©2007 Silicon Storage Technology, Inc. The SST logo and SuperFlash are registered trademarks of Silicon Storage Technology, Inc.
S71146-07-EOL 6/07 MPF is a trademark of Silicon Storage Technology, Inc.
1 These specifications are subject to change without notice.
8 Mbit Multi-Purpose Flash
SST39LF080 / SST39VF080
EOL Data Sheet
Device Operation operation, the host is free to perform additional tasks. Any
commands issued during the internal Program operation
Commands are used to initiate the memory operation func-
are ignored.
tions of the device. Commands are written to the device
using standard microprocessor write sequences. A com-
mand is written by asserting WE# low while keeping CE# Sector/Block-Erase Operation
low. The address bus is latched on the falling edge of WE# The Sector- (or Block-) Erase operation allows the system
or CE#, whichever occurs last. The data bus is latched on to erase the device on a sector-by-sector (or block-by-
the rising edge of WE# or CE#, whichever occurs first. block) basis. The SST39LF/VF080 offer both Sector-Erase
The SST39LF/VF080 also have the Auto Low Power and Block-Erase mode. The sector architecture is based
mode which puts the device in a near standby mode after on uniform sector size of 4 KByte. The Block-Erase mode
data has been accessed with a valid Read operation. This is based on uniform block size of 64 KByte. The Sector-
reduces the IDD active read current from typically 15 mA to Erase operation is initiated by executing a six-byte com-
typically 4 µA. The Auto Low Power mode reduces the typi- mand sequence with Sector-Erase command (30H) and
cal IDD active read current to the range of 1 mA/MHz of sector address (SA) in the last bus cycle. The Block-Erase
Read cycle time. The device exits the Auto Low Power operation is initiated by executing a six-byte command
mode with any address transition or control signal transition sequence with Block-Erase command (50H) and block
used to initiate another Read cycle, with no access time address (BA) in the last bus cycle. The sector or block
penalty. Note that the device does not enter Auto Low address is latched on the falling edge of the sixth WE#
Power mode after power-up with CE# held steadily low until pulse, while the command (30H or 50H) is latched on the
the first address transition or CE# is driven high. rising edge of the sixth WE# pulse. The internal Erase
operation begins after the sixth WE# pulse. The End-of-
Erase operation can be determined using either Data#
Read Polling or Toggle Bit methods. See Figures 9 and 10 for tim-
The Read operation of the SST39LF/VF080 is controlled ing waveforms. Any commands issued during the Sector-
by CE# and OE#, both have to be low for the system to or Block-Erase operation are ignored.
obtain data from the outputs. CE# is used for device selec-
tion. When CE# is high, the chip is deselected and only Chip-Erase Operation
standby power is consumed. OE# is the output control and
is used to gate data from the output pins. The data bus is in The SST39LF/VF080 provide a Chip-Erase operation,
high impedance state when either CE# or OE# is high. which allows the user to erase the entire memory array to
Refer to the Read cycle timing diagram for further details the “1” state. This is useful when the entire device must be
(Figure 3). quickly erased.
The Chip-Erase operation is initiated by executing a six-
Byte-Program Operation byte command sequence with Chip-Erase command (10H)
at address 5555H in the last byte sequence. The Erase
The SST39LF/VF080 are programmed on a byte-by-byte
operation begins with the rising edge of the sixth WE# or
basis. Before programming, the sector where the byte
CE#, whichever occurs first. During the Erase operation,
exists must be fully erased. The Program operation is
the only valid read is Toggle Bit or Data# Polling. See Table
accomplished in three steps. The first step is the three-byte
4 for the command sequence, Figure 8 for timing diagram,
load sequence for Software Data Protection. The second
and Figure 19 for the flowchart. Any commands issued dur-
step is to load byte address and byte data. During the Byte-
ing the Chip-Erase operation are ignored.
Program operation, the addresses are latched on the falling
edge of either CE# or WE#, whichever occurs last. The
data is latched on the rising edge of either CE# or WE#, Write Operation Status Detection
whichever occurs first. The third step is the internal Pro- The SST39LF/VF080 provide two software means to detect
gram operation which is initiated after the rising edge of the the completion of a write (Program or Erase) cycle, in order
fourth WE# or CE#, whichever occurs first. The Program to optimize the system Write cycle time. The software
operation, once initiated, will be completed within 20 µs. detection includes two status bits: Data# Polling (DQ7) and
See Figures 4 and 5 for WE# and CE# controlled Program Toggle Bit (DQ6). The End-of-Write detection mode is
operation timing diagrams and Figure 16 for flowcharts. enabled after the rising edge of WE#, which initiates the
During the Program operation, the only valid reads are internal Program or Erase operation.
Data# Polling and Toggle Bit. During the internal Program
SuperFlash
X-Decoder Memory
Memory
Address Buffer & Latches
Address
Y-Decoder
CE#
OE# Control Logic I/O Buffers and Data Latches
WE#
DQ7 - DQ0
1146 B1.2
A16 1 40 A17
A15 2 39 VSS
A14 3 38 NC
A13 4 37 A19
A12 5 36 A10
A11 6 35 DQ7
A9 7 34 DQ6
A8 8 33 DQ5
WE# 9 Standard Pinout 32 DQ4
NC 10 31 VDD
NC 11 Top View 30 VDD
NC 12 29 NC
A18 13 Die Up 28 DQ3
A7 14 27 DQ2
A6 15 26 DQ1
A5 16 25 DQ0
A4 17 24 OE#
A3 18 23 VSS
A2 19 22 CE#
A1 20 21 A0
1146 F01.3
6
A14 A13 A15 A16 A17 NC NC VSS
5
A9 A8 A11 A12 A19 A10 DQ6 DQ7
4
WE# NC NC NC DQ5 NC VDD DQ4
3
NC NC NC NC DQ2 DQ3 VDD NC
1146 48-tfbga P2.2
2
A7 A18 A6 A5 DQ0 NC NC DQ1
1
A3 A4 A2 A1 A0 CE# OE# VSS
A B C D E F G H
AC CONDITIONS OF TEST
Input Rise/Fall Time . . . . . . . . . . . . . . 5 ns
Output Load . . . . . . . . . . . . . . . . . . . . CL = 30 pF for SST39LF080
Output Load . . . . . . . . . . . . . . . . . . . . CL = 100 pF for SST39VF080
See Figures 14 and 15
TABLE 10: CAPACITANCE (Ta = 25°C, f=1 Mhz, other pins open)
Parameter Description Test Condition Maximum
CI/O 1 I/O Pin Capacitance VI/O = 0V 12 pF
CIN1 Input Capacitance VIN = 0V 6 pF
T10.0 1146
1. This parameter is measured only for initial qualification and after a design or process change that could affect this parameter.
TRC TAA
ADDRESS AMS-0
TCE
CE#
TOE
OE#
WE#
TCHZ
TOH
HIGH-Z TCLZ HIGH-Z
DQ7-0 DATA VALID DATA VALID
1146 F02.2
TBP
OE#
TCH
CE#
TCS
DQ7-0 AA 55 A0 DATA
TBP
OE#
TCH
WE#
TCS
DQ7-0 AA 55 A0 DATA
ADDRESS AMS-0
TCE
CE#
TOES
TOEH
OE#
TOE
WE#
1146 F05.2
ADDRESS AMS-0
TCE
CE#
TOE TOES
TOEH
OE#
WE#
DQ6
TSCE
SIX-BYTE CODE FOR CHIP-ERASE
CE#
OE#
TWP
WE#
DQ7-0 AA 55 80 AA 55 10
TBE
SIX-BYTE CODE FOR BLOCK-ERASE
CE#
OE#
TWP
WE#
DQ7-0 AA 55 80 AA 55 50
CE#
OE#
TWP
WE#
DQ7-0 AA 55 80 AA 55 30
CE#
OE#
TWP TIDA
WE#
TWPH
TAA
DQ7-0 AA 55 90 BF Device ID
CE#
OE#
TWP TIDA
WE#
TWPH
TAA
DQ7-0
AA 55 98
1146 F12.0
SW0 SW1 SW2
DQ7-0 AA 55 F0
TIDA
CE#
OE#
TWP
WE#
TWHP
VIHT
VILT
1146 F14.1
AC test inputs are driven at VIHT (0.9 VDD) for a logic “1” and VILT (0.1 VDD) for a logic “0”. Measurement reference points
for inputs and outputs are VIT (0.5 VDD) and VOT (0.5 VDD). Input rise and fall times (10% ↔ 90%) are <5 ns.
TO TESTER
TO DUT
CL
1146 F15.1
Start
Load Byte
Address/Byte
Data
Program
Completed
1146 F16.1
Yes
Program/Erase
Completed
1146 F17.0
Load data: AAH Load data: AAH Load data: AAH Load data: F0H
Address: 5555H Address: 5555H Address: 5555H Address: XXH
Load data: 98H Load data: 90H Load data: F0H Return to normal
Address: 5555H Address: 5555H Address: 5555H operation
1146 F19.1
Note: Valid combinations are those products in mass production or will be in mass production. Consult your SST sales
representative to confirm availability of valid combinations and to determine availability of new combinations.
1.05
0.95
Pin # 1 Identifier
0.50
BSC
0.27
10.10 0.17
9.90
18.50 0.15
0.05
18.30
DETAIL
1.20
max.
0.70
0.50 20.20
19.80
0˚- 5˚
0.70
Note: 1. Complies with JEDEC publication 95 MO-142 CD dimensions, 0.50
although some dimensions may be more stringent.
2. All linear dimensions are in millimeters (max/min).
3. Coplanarity: 0.1 mm 1mm
4. Maximum allowable mold flash is 0.15 mm at the package ends, and 0.25 mm between leads. 40-tsop-EI-7
FIGURE 20: 40-lead Thin Small Outline Package (TSOP) 10mm x 20mm
SST Package Code: EI
6 6
5 5
4 4.00 4
6.00 ± 0.20
3 3
2 2
1 1
0.80
A B C D E F G H H G F E D C B A
A1 CORNER A1 CORNER
1.10 ± 0.10
SIDE VIEW
0.12
SEATING PLANE 1mm
0.35 ± 0.05
Note: 1. Complies with JEDEC Publication 95, MO-210, variant 'AB-1', although some dimensions may be more stringent.
2. All linear dimensions are in millimeters.
3. Coplanarity: 0.12 mm
4. Ball opening size is 0.38 mm (± 0.05 mm) 48-tfbga-B3K-6x8-450mic-4
FIGURE 21: 48-ball Thin-profile, Fine-pitch Ball Grid Array (TFBGA) 6mm x 8mm
SST Package Code: B3K
Silicon Storage Technology, Inc. • 1171 Sonora Court • Sunnyvale, CA 94086 • Telephone 408-735-9110 • Fax 408-735-9036
www.SuperFlash.com or www.sst.com
Authorized Distributor
Microchip:
SST39LF080-55-4C-EI SST39LF080-55-4C-EIE SST39VF080-70-4C-EI SST39VF080-70-4C-EIE SST39VF080-90-
4C-EI