CERN Accelerating science

Published Articles
Report number AIDA-PUB-2013-016
Title A 10MS/s 8-bit charge-redistribution ADC for hybrid pixel applications in 65m CMOS
Author(s) Kishishita, T (UBONN) ; Hemperek, T (UBONN) ; Krüger, H (UBONN) ; Koch, M (UBONN) ; Germic, L (UBONN) ; Wermes, N (UBONN)
Publication 2013
Imprint 2013-12-21
In: Nucl. Instrum. Methods Phys. Res., A 732 (2013) pp.506-510
Subject category Detectors and Experimental Techniques ; 3: Microelectronics and interconnection technology ; 3.3: Shareable IP Blocks for HEP
Abstract The design and measurement results of an 8-bit SAR ADC, based on a charge-redistribution DAC, are presented. This ADC is characterized by superior power efficiency and small area, realized by employing a lateral metal–metal capacitor array and a dynamic two-stage comparator. To avoid the need for a highspeed clock and its associated power consumption, an asynchronous logic was implemented in a logic control cell. A test chip has been developed in a 65 nm CMOS technology, including eight ADC channels with different layout flavors of the capacitor array, a transimpedance amplifier as a signal input structure, a serializer, and a custom-made LVDS driver for data transmission. The integral (INL) and differential (DNL) nonlinearities are measured below 0.5 LSB and 0.8 LSB, respectively, for the best channel operating at a sampling frequency of 10 MS/s. The area occupies 40 μm 70 μm for one ADC channel. The power consumption is estimated as 4 μW at 1 MS/s and 38 μW at 10 MS/s with a supply rail of 1.2 V. These excellent performance features and the natural radiation hardness of the design, due to the thin gate oxide thickness of transistors, are very interesting for front-end electronics ICs of future hybrid-pixel detector systems.

Corresponding record in: INSPIRE
Email contact: [email protected]


 レコード 生成: 2015-03-05, 最終変更: 2018-07-30


フルテキスト:
Download fulltext
PDF