0% found this document useful (0 votes)
67 views

Spring 2024 - CS302 - 2 Solution

Uploaded by

raokashanmayo
Copyright
© © All Rights Reserved
We take content rights seriously. If you suspect this is your content, claim it here.
Available Formats
Download as DOCX, PDF, TXT or read online on Scribd
0% found this document useful (0 votes)
67 views

Spring 2024 - CS302 - 2 Solution

Uploaded by

raokashanmayo
Copyright
© © All Rights Reserved
We take content rights seriously. If you suspect this is your content, claim it here.
Available Formats
Download as DOCX, PDF, TXT or read online on Scribd
You are on page 1/ 3

Digital Logic Design (CS302) Total marks = 20

Assignment # 02 Deadline
th
24 of June 2024
Spring 2024
Solution
Please carefully read the following instructions before attempting the assignment.

RULES FOR MARKING


It should be clear that your assignment would not get any credit if:
 The assignment is submitted after the due date.
 The submitted assignment does not open, or the file is corrupted.
 Strict action will be taken if the submitted solution is copied from any other student or the
internet.

You should consult the recommended books to clarify your concepts, as handouts are insufficient.
You are supposed to submit your assignment in Doc or Docx format.
Any other formats like scanned images, PDF, ZIP, RAR, PPT, BMP, etc. will not be accepted.

Topic Covered:
The objective of this assignment is to assess the understanding of students about:
 Comparator
 BCD Adder
 16-Bit ALU
 Multiplexer
 Demultiplexer
 ABEL input file of a Quad 1-of-4 MUX
 Down Counters
 Up/Down Counter
 Digital Clock
Topic Covered
Lecture 11 to Lecture 29

NOTE

No assignment will be accepted via email after the due date (whether it is due to load shedding, internet
malfunctioning, etc.). Hence, refrain from uploading assignments within the last hour of the deadline. It is
recommended that the solution be uploaded at least two days before its closing date.

If you find any mistakes or confusion in the assignment (Question statement), please consult your instructor
before the deadline. After the deadline, no queries will be entertained in this regard.

For any query, feel free to email me at:


[email protected]
Question No 01 Marks (20)
Consider the below given PLA (Programmed Logic Array) 4 x 3 Device. You are require to generate the ABEL
(Advanced Boolean Expression Language) expression for the outputs of the given device.

You might also like