TAS5342A
TAS5342A
TAS5342A
TAS5342A
www.ti.com ........................................................................................................................................................................................... SLAS623 – NOVEMBER 2008
95
– Short-Circuit Protection 90
85
– PWM Activity Detector 80
75
• Standalone Protection Recovery 70
4Ω
65
• Power-On Reset (POR) to Eliminate System 60
55
Power-Supply Sequencing 50
• High-Efficiency Power Stage (>90%) With 45
40
80-mΩ Output MOSFETs 35 6Ω
30
• Thermally Enhanced Package 44-Pin HTSSOP 25
20
(DDV) 15 8Ω
• Error Reporting, 3.3-V and 5.0-V Compliant
10
5
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
2 PurePath Digital, PowerPad are trademarks of Texas Instruments.
3 All other trademarks are the property of their respective owners.
PRODUCTION DATA information is current as of publication date. Copyright © 2008, Texas Instruments Incorporated
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
TAS5342A
SLAS623 – NOVEMBER 2008 ........................................................................................................................................................................................... www.ti.com
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
GENERAL INFORMATION
Terminal Assignment
The TAS5342A is available in a thermally enhanced package 44-pin HTSSOP PowerPad™ package (DDV)
This package contains a thermal pad that is located on the top side of the device for convenient thermal coupling
to the heatsink.
DDV PACKAGE
(TOP VIEW)
GVDD_B 1 44 GVDD_A
OTW 2 43 BST_A
NC 3 42 NC
NC 4 41 PVDD_A
SD 5 40 PVDD_A
PWM_A 6 39 OUT_A
RESET_AB 7 38 GND_A
PWM_B 8 37 GND_B
OC_ADJ 9 36 OUT_B
GND 10 35 PVDD_B
AGND 11 34 BST_B
VREG 12 33 BST_C
M3 13 32 PVDD_C
M2 14 31 OUT_C
M1 15 30 GND_C
PWM_C 16 29 GND_D
RESET_CD 17 28 OUT_D
PWM_D 18 27 PVDD_D
NC 19 26 PVDD_D
NC 20 25 NC
VDD 21 24 BST_D
GVDD_C 22 23 GVDD_D
P0016-02
(1) The 1N and 2N naming convention is used to indicate the number of PWM lines to the power stage per channel in a specific mode.
(2) PWM_D is used to select between the 1N and 2N interface in PBTL mode (Low = 1N; High = 2N). PWM_D is internally pulled low in
PBTL mode. PWM_A is used as the PWM input in 1N mode and PWM_A and PWM_B are used as inputs for the 2N mode.
(3) PPSC detection system disabled.
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating
Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) These voltages represent the dc voltage + peak ac waveform measured at the terminal of the device in all conditions.
(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI
website at www.ti.com.
Terminal Functions
TERMINAL (1)
FUNCTION DESCRIPTION
NAME DDV NO.
AGND 11 P Analog ground
BST_A 43 P Bootstrap pin, A-Side
BST_B 34 P Bootstrap pin, B-Side
BST_C 33 P Bootstrap pin, C-Side
BST_D 24 P Bootstrap pin, D-Side
GND 10 P Ground
GND_A 38 P Power ground for half-bridge A
GND_B 37 P Power ground for half-bridge B
GND_C 30 P Power ground for half-bridge C
GND_D 29 P Power ground for half-bridge D
GVDD_A 44 P Gate-drive voltage supply; A-Side
GVDD_B 1 P Gate-drive voltage supply; B-Side
GVDD_C 22 P Gate-drive voltage supply; C-Side
GVDD_D 23 P Gate-drive voltage supply; D-Side
M1 15 I Mode selection pin (LSB)
M2 14 I Mode selection pin
M3 13 I Mode selection pin (MSB)
NC 3, 4, 19, 20, 25, 42 – No connect. Pins may be grounded.
OC_ADJ 9 O Analog overcurrent programming pin
OTW 2 O Overtemperature warning signal, open-drain, active-low
OUT_A 39 O Output, half-bridge A
OUT_B 36 O Output, half-bridge B
OUT_C 31 O Output, half-bridge C
OUT_D 28 O Output, half-bridge D
PVDD_A 40, 41 P Power supply input for half-bridge A
PVDD_B 35 P Power supply input for half-bridge B
PVDD_C 32 P Power supply input for half-bridge C
PVDD_D 26, 27 P Power supply input for half-bridge D
PWM_A 6 I PWM Input signal for half-bridge A
PWM_B 8 I PWM Input signal for half-bridge B
PWM_C 16 I PWM Input signal for half-bridge C
PWM_D 18 I PWM Input signal for half-bridge D
RESET_AB 7 I Reset signal for half-bridge A and half-bridge B, active-low
RESET_CD 17 I Reset signal for half-bridge C and half-bridge D, active-low
SD 5 O Shutdown signal, open-drain, active-low
VDD 21 P Input power supply
VREG 12 P Internal voltage regulator
OTW
System
Microcontroller SD
I2C
OTW
SD
TAS5518
BST_A
Bootstrap
BST_B Capacitors
VALID RESET_AB
RESET_CD
PWM_A
OUT_A
Left- 2nd-Order L-C
Input Output
Channel Output Filter
H-Bridge 1 H-Bridge 1
Output OUT_B for Each
PWM_B
Half-Bridge
2-Channel
H-Bridge
BTL Mode
PWM_C OUT_C
2nd-Order L-C
Right- Output
Output Filter
Channel H-Bridge 2
Input OUT_D for Each
Output H-Bridge 2 Half-Bridge
PWM_D
GVDD_A, B, C, D
PVDD_A, B, C, D
M1
GND_A, B, C, D
BST_C
Hardwire M2
Mode Bootstrap
OC_ADJ
Control Capacitors
AGND
BST_D
VREG
GND
VDD
M3
4 4 4
PVDD GVDD
PVDD Power VDD
31.5 V Supply Hardwire
VREG
System Decoupling Power Supply OC Limit
Power Decoupling
Supply
GND
GND
VAC
B0047-02
4 VDD
Under-
OTW voltage 4
Protection
Internal Pullup VREG VREG
Resistors to VREG
SD
Power
On
M1
Reset AGND
Protection
M2 and
I/O Logic
M3 Temp.
Sense GND
RESET_AB
Overload
RESET_CD Isense OC_ADJ
Protection
GVDD_D
BST_D
PVDD_D
PWM Gate
PWM_D Ctrl. Timing OUT_D
Rcv. Drive
BTL/PBTL−Configuration
Pulldown Resistor
GND_D
GVDD_C
BST_C
PVDD_C
PWM Gate
PWM_C Ctrl. Timing OUT_C
Rcv. Drive
BTL/PBTL−Configuration
Pulldown Resistor
GND_C
GVDD_B
BST_B
PVDD_B
PWM Gate
PWM_B Ctrl. Timing OUT_B
Rcv. Drive
BTL/PBTL−Configuration
Pulldown Resistor
GND_B
GVDD_A
BST_A
PVDD_A
PWM Gate
PWM_A Ctrl. Timing OUT_A
Rcv. Drive
BTL/PBTL−Configuration
Pulldown Resistor
GND_A
B0034-03
ELECTRICAL CHARACTERISTICS
PVDD_x = 31.5 V, GVDD_X = 12 V, VDD = 12 V, TC (Case temperature) = 25°C, fS = 384 kHz, unless otherwise specified.
TAS5342A
PARAMETER TEST CONDITIONS UNIT
MIN TYP MAX
Internal Voltage Regulator and Current Consumption
Voltage regulator, only used as a
VREG VDD = 12 V 3 3.3 3.6 V
reference node
Operating, 50% duty cycle 7.2 17
IVDD VDD supply current mA
Idle, reset mode 5.54 11
50% duty cycle 8 16
IGVDD_X Gate supply current per half-bridge mA
Reset mode 1 1.8
50% duty cycle, with 10 uH and 470 nF output 16.3 25 mA
IPVDD_X Half-bridge idle current filter
Reset mode, no switching 465 558 µA
Output Stage MOSFETs
Drain-to-source resistance, Low
RDSon,LS TJ = 25°C, excludes metallization resistance, 80 89 mΩ
Side
Drain-to-source resistance, High
RDSon,HS TJ = 25°C, excludes metallization resistance, 80 89 mΩ
Side
I/O Protection
Undervoltage protection limit,
Vuvp,G 9.5 V
GVDD_X
Vuvp,hyst (1) Undervoltage protection limit, 250 mV
GVDD_X
BSTuvpF Puts device into RESET when BST 5.85 V
voltage falls below limit
BSTuvpR Brings device out of RESET when 7 V
BST voltage rises above limit
OTW (1) Overtemperature warning 115 125 135 °C
Temperature drop needed below
OTWHYST (1) OTW temp. for OTW to be inactive 25 °C
after the OTW event
OTE (1) Overtemperature error threshold 145 155 165 °C
OTE- OTE - OTW differential, temperature
30 °C
OTWdifferential (1) delta between OTW and OTE
OLPC Overload protection counter fS = 384 kHz 1.25 ms
Resistor—programmable, high-end,
IOC Overcurrent limit protection 10.1 A
ROC = 27 kΩ with 1 ms pulse
IOCT Overcurrent response time 150 ns
tACTIVITY Time for PWM activity detector to
Lack of transistion of any PWM input 13.2 µS
DETECTOR activite when no PWM is present
Connected when RESET is active to provide
Output pulldown current of each
IPD bootstrap capacitor charge. Not used in SE 3 mA
half-bridge
mode.
Static Digital Specifications
VIH High-level input voltage PWM_A, PWM_B, PWM_C, PWM_D, M1, 2 V
VIL Low-level input voltage M2, M3, RESET_AB, RESET_CD 0.8 V
ILeakage Input leakage current 100 µA
OTW/SHUTDOWN (SD)
Internal pullup resistance, OTW to
RINT_PU 20 26 32 kΩ
VREG, SD to VREG
Internal pullup resistor 3 3.3 3.6
VOH High-level output voltage V
External pullup of 4.7 kΩ to 5 V 4.5 5
PO – Output Power – W
95
90
1 4Ω
4W 85
80
0.5 75
70
65
0.2 60
55
0.1 50
45
40
0.05 35
6W 30 6Ω
25
0.02 8W 20
15
0.01 10
8Ω
5
0.005 0
0 2 4 6 8 10 12 14 16 18 20 22 24 26 28 30
20m 100m 200m 1 2 5 10 20 50 100 200
PO - Output Power - W PVDD – Supply Voltage – V
Figure 1. Figure 2.
70 70 8W
System Efficiency - %
65
65
60 60
55 55
50 6W
50
45
45
40 40
35 35
30 30
25 25
20 20
15 15 TC = 25°C
8W
10 10 THD+N at 10%
5 5
0 0
0 2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 0 20 40 60 80 100 120 140 160 180 200 220 240
PO - Output Power - W
PVDD – Supply Voltage – V
Figure 3. Figure 4.
110
Figure 5. Figure 6.
NOISE AMPLITUDE
vs
FREQUENCY
0
-10 Vref = 19.5 V
-20 TC = 75°C
-30
-40
Noise Amplitude - dBV
-50
-60
-70
-80
-90
-100
-110
-120
-130
-140
-150
-160
2k 4k 6k 8k 10k 12k 14k 16k 18k 20k 22k
f - Frequency - Hz
Figure 7.
TC = 75°C TC = 75°C
5 44
THD+N at 10% THD+N at 10%
40
2
36
PO - Output Power - W
1
32 4W
0.5 4W
28
0.2 24
0.1 20
16
0.05
12
8W
0.02 8 8W
0.01 4
0.005 0
20m 100m 200m 1 2 5 10 20 50 0 2 4 6 8 10 12 14 16 18 20 22 24 26 28 30
PO - Output Power - W PVDD - Supply Voltage - V
Figure 8. Figure 9.
OUTPUT POWER
vs
CASE TEMPERATURE
48
44
40
36 4W
PO - Output Power - W
32
28
24 8W
20
16
12
8
4 THD+N at 10%
0
10 20 30 40 50 60 70 80 90 100 110 120
TC - Case Temperature - °C
Figure 10.
TC = 75°C TC = 75°C
5 220
THD+N at 10% THD+N at 10%
8W 200
2
180 2W
PO - Output Power - W
1
160
0.5
140
3W
0.2 2W 120
0.1 100
4W
0.05 80
60
0.02 3W
40
0.01 4W 20 8W
0.005 0
20m 100m 200m 1 2 5 10 20 50 100 300 0 2 4 6 8 10 12 14 16 18 20 22 24 26 28 30
PO - Output Power - W PVDD - Supply Voltage - V
200
180
160
3W
140
120
4W
100
80
60
40 8W
THD+N at 10%
20
0
10 20 30 40 50 60 70 80 90 100 110 120
TC - Case Temperature - °C
Figure 13.
APPLICATION INFORMATION
PVDD
2.2 W 2.2 W
3.3 W
470 µF
100 nF 100 nF 50 V 10 nF
50 V
TAS5342ADDV
GND GND
GVDD_B GVDD_A 10 µH GND
Microcontroller
OTW BST_A
33 nF 25 V 3.3 W
NC NC
I2C GND 1 nF
NC PVDD_A 50 V
GND 100 nF 10 nF
SD PVDD_A 50 V
100 nF 50 V
PWM1_P PWM_A OUT_A 50 V 470 nF
VALID RESET_AB GND_A
100 nF GND 10 nF
PWM1_M PWM_B GND_B GND 100 nF 50 V 1 nF 50 V
27 k 50 V 50 V GND
OC_ADJ OUT_B
GND PVDD_B 10 µH 3.3 W
GND 33 nF 25 V
AGND BST_B
VREG BST_C
33 nF 25V 10 µH 3.3 W
100 nF M3 PVDD_C
1 nF
M2 OUT_C 100 nF 50 V
GND 50 V 100 nF 10 nF
M1 GND_C 50 V
50 V
PWM2_P PWM_C GND_D
470 nF
RESET_CD OUT_D 10 nF
100 nF GND
PWM2_M PWM_D PVDD_D 100 nF 1 nF 50 V
50 V 50 V GND
50 V
NC PVDD_D
GND 3.3 W
TAS5508/18 NC NC 10 µH
0W GND
VDD BST_D
100 nF GVDD_C GVDD_D 33 nF 25 V PVDD
3.3 W
GND
470 µF
50 V 10 nF
100 nF 100 nF 50 V
2.2 W 2.2 W
GND GND
VDD (+12 V) GND GVDD (+12 V)
Figure 14. Typical Differential (2N) BTL Application With AD Modulation Filters
GVDD (+12 V)
PVDD
2.2 W 2.2 W
3.3 W
470 µF
100 nF 100 nF 50 V 10 nF
50 V
TAS5342ADDV
GND GND
GVDD_B GVDD_A 10 µH GND
Microcontroller
OTW BST_A
33 nF 25 V 3.3 W
NC NC
I2C GND 1 nF
NC PVDD_A 50 V
GND 100 nF 10 nF
SD PVDD_A 50 V
100 nF 50 V
PWM1_P PWM_A OUT_A 50 V 470 nF
VALID RESET_AB GND_A
100 nF GND 10 nF
PWM_B GND_B GND 100 nF 50 V 1 nF 50 V
27 k 50 V 50 V GND
OC_ADJ OUT_B
GND PVDD_B 10 µH 3.3 W
GND 33 nF 25 V
AGND BST_B
VREG BST_C
33 nF 25V 10 µH 3.3 W
100 nF M3 PVDD_C
1 nF
M2 OUT_C 100 nF 50 V
GND 50 V 100 nF 10 nF
M1 GND_C 50 V
50 V
PWM2_P PWM_C GND_D
470 nF
RESET_CD OUT_D 10 nF
100 nF GND
PWM_D PVDD_D 100 nF 1 nF 50 V
50 V 50 V GND
50 V
NC PVDD_D
GND 3.3 W
TAS5508/18 NC NC 10 µH
0W GND
VDD BST_D
100 nF GVDD_C GVDD_D 33 nF 25 V PVDD
3.3 W
GND
470 µF
50 V 10 nF
100 nF 100 nF 50 V
2.2 W 2.2 W
GND GND
VDD (+12 V) GND GVDD (+12 V)
Figure 15. Typical Non-Differential (1N) BTL Application With AD Modulation Filters
GVDD (+12V)
2
PVDD
1
2.2R 2.2R
3.3R
1
1
470uF
100nF
2
1
50V
100nF 10nF
2
50V
2
TAS5342ADDV
2
GND
1 44 GND
Microcontroller GVDD_B GVDD_A 20uH GND
2 43 1 2 1 2 A
OTW BST_A
3 42 33nF 25V
NC NC
I2C GND
4 41
GND NC PVDD_A
1
5 40
SD PVDD_A 100nF
PWM1_P 6 39 50V
PWM_A OUT_A
2
VALID 7 38
RESET_AB GND_A
GND
1
8 37
PWM2_P PWM_B GND_B
22k 100nF
1 2 9 36 50V
OC_ADJ OUT_B
2
10 35
GND PVDD_B
33nF 25V 20uH
GND
11 34 1 2 1 2
AGND BST_B B
1 2 12 33 1 2 1 2
VREG BST_C C
20uH
100nF 13 32 33nF 25V
M3 PVDD_C
1
14 31
M2 OUT_C
100nF
15 30 GND 50V
M1 GND_C
2
PWM3_P 16 29
PWM_C GND_D
1
17 28
RESET_CD OUT_D
100nF
PWM4_P 18 27 50V
PWM_D PVDD_D
2
19 26
NC PVDD_D
TAS5508/18 20 25
GND NC NC GND 20uH
0R
1 2 21 24 1 2 1 2
1
VDD BST_D D
22 23 33nF 25V
100nF GVDD_C GVDD_D
PVDD
2
1
3.3R
1
GND
470uF
1
1
2
50V
10nF
2
2
100nF 100nF 50V
2
2
2.2R 2.2R
1
1
GND GND
3.3R 3.3R
2
2
A B
1
1
100nF 100nF
2
50V 50V
10k 1uF 10k 1uF
1 2
1 2
PVDD PVDD
1
2
1
2
2
2
1
1
470uF 10k 470uF 10k
50V 1% 3.3R 50V 1% 3.3R
2
1
2
1 2 1 2
GND GND
50V 50V
10nF GND 10nF GND
10nF 10nF
50V 50V
1 2 1 2
1
GND GND
3.3R 3.3R
2
C D
1
100nF 100nF
2
50V 50V
10k 1uF 10k 1uF
1 2
1 2
PVDD PVDD
1
2
1
2
2
2
1
1
2
1 2 1 2
GND GND
50V 50V
10nF GND 10nF GND
GVDD (+12 V)
PVDD
2.2 W 2.2 W
3.3 W
470 µF
100 nF 100 nF 50 V 10 nF
50 V
TAS5342ADDV
GND GND
GVDD_B GVDD_A 10 µH GND
Microcontroller
OTW BST_A
33 nF 25 V
NC NC
I2C GND
NC PVDD_A
GND
SD PVDD_A
100 nF
PWM1_P PWM_A OUT_A
VALID RESET_AB GND_A
PWM_B GND_B GND 100 nF 3.3 W
PWM1_M
27 k 50 V 1 nF
OC_ADJ OUT_B 50 V
1R 100 nF 10 nF
GND PVDD_B 10 µH 50 V
GND 33 nF 25 V 50 V
AGND BST_B
1 µF
VREG BST_C
33 nF 25V 10 µH 100 nF 10 nF
100 nF M3 PVDD_C 50 V 1 nF 50 V
50 V GND
M2 OUT_C 100 nF
M1 GND_C GND 50 V 3.3 W
PWM_C GND_D
RESET_CD OUT_D
100 nF
PWM_D PVDD_D 50 V
NC PVDD_D
GND
TAS5508/18 NC NC 10 µH
0W GND
VDD BST_D
100 nF GVDD_C GVDD_D 33 nF 25 V PVDD
3.3 W
GND
470 µF
50 V 10 nF
100 nF 100 nF 50 V
2.2 W 2.2 W
GND GND
VDD (+12 V) GND GVDD (+12 V)
Figure 17. Typical Differential (2N) PBTL Application With AD Modulation Filters
GVDD (+12 V)
PVDD
2.2 W 2.2 W
3.3 W
470 µF
100 nF 100 nF 50 V 10 nF
50 V
TAS5342ADDV
GND GND
GVDD_B GVDD_A 10 µH GND
Microcontroller
OTW BST_A
33 nF 25 V
NC NC
I2C GND
NC PVDD_A
GND
SD PVDD_A
100 nF
PWM1_P PWM_A OUT_A 50 V
VALID RESET_AB GND_A
PWM_B GND_B GND 100 nF 3.3 W
PWM1_M
27 k 50 V 1 nF
OC_ADJ OUT_B 50 V
1R 100 nF 10 nF
GND PVDD_B 10 µH 50 V
GND 33 nF 25 V 50 V
AGND BST_B
1 µF
VREG BST_C
33 nF 25V 10 µH 100 nF 10 nF
100 nF M3 PVDD_C 50 V 1 nF 50 V
50 V GND
M2 OUT_C 100 nF
M1 GND_C GND 50 V 3.3 W
PWM_C GND_D
RESET_CD OUT_D
100 nF
PWM_D PVDD_D 50 V
NC PVDD_D
GND
TAS5508/18 NC NC 10 µH
0W GND
VDD BST_D
100 nF GVDD_C GVDD_D 33 nF 25 V PVDD
3.3 W
GND
470 µF
50 V 10 nF
100 nF 100 nF 50 V
2.2 W 2.2 W
GND GND
VDD (+12 V) GND GVDD (+12 V)
THEORY OF OPERATION
Characteristics section of this data sheet). Although signal using the system microcontroller and
not specifically required, it is a good practice to hold responding to an overtemperature warning signal by,
RESET_AB and RESET_CD low during power down, e.g., turning down the volume to prevent further
thus preventing audible artifacts including pops or heating of the device resulting in device shutdown
clicks. (OTE).
When the TAS5342A is being used with TI PWM To reduce external component count, an internal
modulators such as the TAS5518, no special pullup resistor to 3.3 V is provided on both SD and
attention to the state of RESET_AB and RESET_CD OTW outputs. Level compliance for 5-V logic can be
is required, provided that the chipset is configured as obtained by adding external pullup resistors to 5 V
recommended. (see the Electrical Characteristics section of this data
sheet for further specifications).
Mid Z Sequence Compatability
DEVICE PROTECTION SYSTEM
The TAS5342A is compatable with the Mid Z
sequence of the TAS5086 Modulator. The Mid Z The TAS5342A contains advanced protection circuitry
Sequence is a series of pulses that is generated by carefully designed to facilitate system integration and
the modulator. This sequence causes the power ease of use, as well as to safeguard the device from
stage to slowly enable its outputs as it begins to permanent failure due to a wide range of fault
switch. conditions such as short circuits, overload,
overtemperature, and undervoltage. The TAS5342A
By slowly starting the PWM switching, the impulse responds to a fault by immediately setting the power
response created by the onset of switching is stage in a high-impedance (Hi-Z) state and asserting
reduced. This impulse response is the acoustic the SD pin low. In situations other than overload and
artifact that is heard in the output transducers over-temperature error (OTE), the device
(loudspeakers) and is commonly termed "click" or automatically recovers when the fault condition has
"pop". been removed, i.e., the supply voltage has increased.
The low acoustic artifact noise of the TAS5342A will The device will function on errors, as shown in the
be further decreased when used in conjunction with following table.
the TAS5086 modulator with the Mid Z Sequence
enabled. BTL MODE PBTL MODE SE MODE
Local Local Local
The Mid Z sequence is primarily used for the Error Turns Off Error Turns Off Error Turns Off
single-ended output configuration. It facilitates a In In In
"softer" PWM output start after the split cap output A A A
configuration is charged. A+B A+B
B B A+B+C B
C C +D C
ERROR REPORTING C+D C+D
D D D
The SD and OTW pins are both active-low,
open-drain outputs. Their function is for Bootstrap UVP does not shutdown according to the
protection-mode signaling to a PWM controller or table, it shutsdown the respective halfbridge.
other system-control device.
Any fault resulting in device shutdown is signaled by Use of TAS5342A in High-Modulation-Index
the SD pin going low. Likewise, OTW goes low when Capable Systems
the device junction temperature exceeds 125°C (see This device requires at least 30 ns of low time on the
the following table). output per 384-kHz PWM frame rate in order to keep
SD OTW DESCRIPTION the bootstrap capacitors charged. As an example, if
the modulation index is set to 99.2% in the TAS5508,
Overtemperature (OTE) or overload (OLP) or
0 0
undervoltage (UVP) this setting allows PWM pulse durations down to 10
ns. This signal, which does not meet the 30-ns
0 1 Overload (OLP) or undervoltage (UVP)
requirement, is sent to the PWM_X pin and this
Junction temperature higher than 125°C low-state pulse time does not allow the bootstrap
1 0
(overtemperature warning)
capacitor to stay charged. The TAS5342A device
Junction temperature lower than 125°C and no requires limiting the TAS5508 modulation index to
1 1
OLP or UVP faults (normal operation)
97.7% to keep the bootstrap capacitor charged under
Note that asserting either RESET_AB or RESET_CD all signals and loads.
low forces the SD signal high, independent of faults The TAS5342A contains a bootstrap capacitor under
being present. TI recommends monitoring the OTW voltage protection circuit (BST_UVP) that monitors
the voltage on the bootstrap capacitors. When the
20 Submit Documentation Feedback Copyright © 2008, Texas Instruments Incorporated
voltage on the bootstrap capacitors is less than In general, it is recommended to follow closely the
required for proper control of the High-Side external component selection and PCB layout as
MOSFETs, the device will initiate bootstrap capacitor given in the Application section.
recharge sequences until the bootstrap capacitors are
properly charged for robust operation. This function For added flexibility, the OC threshold is
programmable within a limited range using a single
may be activated with PWM pulses less than 30 nS.
external resistor connected between the OC_ADJ pin
Therefore, TI strongly recommends using a TI PWM and AGND. (See the Electrical Characteristics section
processor, such as TAS5518, TAS5086 or TAS5508, of this data sheet for information on the correlation
with the modulation index set at 97.7% to interface between programming-resistor value and the OC
with TAS5342A. threshold.) It should be noted that a properly
functioning overcurrent detector assumes the
Overcurrent (OC) Protection With Current presence of a properly designed demodulation filter at
Limiting and Overload Detection the power-stage output. Short-circuit protection is not
provided directly at the output pins of the power stage
The device has independent, fast-reacting current
but only on the speaker terminals (after the
detectors with programmable trip threshold (OC
demodulation filter). It is required to follow certain
threshold) on all high-side and low-side power-stage
guidelines when selecting the OC threshold and an
FETs. See the following table for OC-adjust resistor
appropriate demodulation inductor:
values. The detector outputs are closely monitored by
two protection systems. The first protection system OC-Adjust Resistor Values Max. Current Before OC Occurs
controls the power stage in order to prevent the (kΩ) (A), TC=75°C
output current from further increasing, i.e., it performs 27 10.1
a current-limiting function rather than prematurely 33 9.1
shutting down during combinations of high-level 47 7.1
music transients and extreme speaker load
impedance drops. If the high-current situation The reported max peak current in the table above is
persists, i.e., the power stage is being overloaded, a measured with continuous current in 1 Ω, one
second protection system triggers a latching channel active and the other one muted.
shutdown, resulting in the power stage being set in
the high-impedance (Hi-Z) state. Current limiting and Pin-To-Pin Short Circuit Protection System
overload protection are independent for half-bridges (PPSC)
A and B and, respectively, C and D. That is, if the
bridge-tied load between half-bridges A and B causes The PPSC detection system protects the device from
an overload fault, only half-bridges A and B are shut permanent damage in the case that a power output
down. pin (OUT_X) is shorted to GND_X or PVDD_X. For
comparison the OC protection system detects an over
• For the lowest-cost bill of materials in terms of
current after the demodulation filter where PPSC
component selection, the OC threshold measure
detects shorts directly at the pin before the filter.
should be limited, considering the power output
PPSC detection is performed at startup i.e. when
requirement and minimum load impedance.
VDD is supplied, consequently a short to either
Higher-impedance loads require a lower OC
GND_X or PVDD_X after system startup will not
threshold.
activate the PPSC detection system. When PPSC
• The demodulation-filter inductor must retain at detection is activated by a short on the output, all half
least 5 µH of inductance at twice the OC threshold bridges are kept in a Hi-Z state until the short is
setting. removed, the device then continues the startup
Unfortunately, most inductors have decreasing sequence and starts switching. The detection is
inductance with increasing temperature and controlled globally by a two step sequence. The first
increasing current (saturation). To some degree, an step ensures that there are no shorts from OUT_X to
increase in temperature naturally occurs when GND_X, the second step tests that there are no
operating at high output currents, due to core losses shorts from OUT_X to PVDD_X. The total duration of
and the dc resistance of the inductor's copper this process is roughly proportional to the capacitance
winding. A thorough analysis of inductor saturation of the output LC filter. The typical duration is < 15
and thermal properties is strongly recommended. ms/µF. While the PPSC detection is in progress, SD
is kept low, and the device will not react to changes
Setting the OC threshold too low might cause issues applied to the RESET pins. If no shorts are present
such as lack of enough output power and/or the PPSC detection passes, and SD is released. A
unexpected shutdowns due to too-sensitive overload device reset will not start a new PPSC detection.
detection.
PPSC detection is enabled in BTL and PBTL output VDD or GVDD_X pin results in all half-bridge outputs
configurations, the detection is not performed in SE immediately being set in the high-impedance (Hi-Z)
mode. To make sure not to trip the PPSC detection state and SD being asserted low. The device
system it is recommended not to insert resistive load automatically resumes operation when all supply
to GND_X or PVDD_X. voltages have increased above the UVP threshold.
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 22-Dec-2008
Pack Materials-Page 2
IMPORTANT NOTICE
Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements,
and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should
obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are
sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s standard
warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where
mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and
applications using TI components. To minimize the risks associated with customer products and applications, customers should provide
adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right,
or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information
published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a
warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual
property of the third party, or a license from TI under the patents or other intellectual property of TI.
Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied
by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive
business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional
restrictions.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all
express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not
responsible or liable for any such statements.
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably
be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing
such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and
acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products
and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be
provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in
such safety-critical applications.
TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are
specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military
specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at
the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are
designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated
products in automotive applications, TI will not be responsible for any failure to meet such requirements.
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:
Products Applications
Amplifiers amplifier.ti.com Audio www.ti.com/audio
Data Converters dataconverter.ti.com Automotive www.ti.com/automotive
DSP dsp.ti.com Broadband www.ti.com/broadband
Clocks and Timers www.ti.com/clocks Digital Control www.ti.com/digitalcontrol
Interface interface.ti.com Medical www.ti.com/medical
Logic logic.ti.com Military www.ti.com/military
Power Mgmt power.ti.com Optical Networking www.ti.com/opticalnetwork
Microcontrollers microcontroller.ti.com Security www.ti.com/security
RFID www.ti-rfid.com Telephony www.ti.com/telephony
RF/IF and ZigBee® Solutions www.ti.com/lprf Video & Imaging www.ti.com/video
Wireless www.ti.com/wireless
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2008, Texas Instruments Incorporated