3 AddressingModes

Download as pdf or txt
Download as pdf or txt
You are on page 1of 26

Microprocessors & Interfacing

Addressing Modes
BITS Pilani Dr. Gargi Prabhu
Pilani Campus
Department of CS & IS
8086 Architecture

MEMORY INTERFACE

C-BUS

6
5
BIU
4
3
B-BUS 2
CS 1
SS
DS
ES
IP CONTROL
SYSTEM

A-BUS

AH AL
BH BL
CH CL
DH DL ALU
SP
BP EU
SI
DI Operands
Flags

BITS Pilani, Pilani Campus


Machine Language

• A sequence of binary codes for the instructions you


want the microprocessor to execute
• What form a machine can understand?
• Why is it difficult to write machine code?
• Memorizing thousands of binary instruction codes
• An error can occur when working with long series of 1’s
and 0’s
• Can hexadecimal representation help?
• Thousands of instructions code to cope with

BITS Pilani, Pilani Campus


Assembly Language

• Assembly language program is translated to machine


language, loaded in memory and run.
• Use two-,three- or four-letter mnemonics to represent
each instruction type
e.g. ADD, SUB, OR, XOR

• Assembly language instructions are written with four


fields
LABEL FIELD OP CODE FIELD OPERAND FIELD COMMENT FIELD
NEXT: ADD AL,07H ;ADD Correction
factor

BITS Pilani, Pilani Campus


Machine <- High Level
Language

BITS Pilani, Pilani Campus


Assembler

• Reads the file of assembly language program and


generates the correct binary code for each instruction

BITS Pilani, Pilani Campus


Addressing Modes

• Different ways in which a processor can access data are


referred to as its addressing modes.

• Why we need addressing modes?


• Choosing the appropriate addressing mode can lead to more compact and faster
code execution, optimizing program efficiency and performance.
• Addressing modes determine how operands are located, whether in registers or
memory. Efficient use of registers is crucial for performance, as accessing data
from registers is faster than accessing data from memory.
• By allowing operations on variables or constants located at different memory
addresses or registers, addressing modes support the creation of versatile and
powerful instructions.
• Addressing modes facilitate the manipulation of arrays and data structures.

BITS Pilani, Pilani Campus


MOV Instruction

• MOV instruction is a very common and flexible


instruction
• Provides a basis for the explanation of the data-
addressing modes.

• Transfers the word contents of the source register (BX)


into the destination register (AX).
• The source and destination are often called operands.

BITS Pilani, Pilani Campus


Register Addressing

• Transfers a copy of a byte or word from the source


register or contents of a memory location to the
destination register or memory location

e.g. MOV CX, DX


- copies the word-sized contents of register DX into
register CX
- CX= 2A84H DX=4971H
- After instruction, DX= 4971H CX=4971H

BITS Pilani, Pilani Campus


Immediate Addressing

• Transfers the source, an immediate byte, word,


doubleword, or quadword of data, into the destination
register or memory location.

e.g. MOV AL, 22H


- copies a byte-sized 22H into register AL.
e.g. MOV CX, 437BH
- Copied in CH and CL memory location
e.g. MOV EBX, 12345678H [ In 80386 ]
- copies a doubleword-sized l2345678H into the 32-bit-wide
EBX register

BITS Pilani, Pilani Campus


Accessing Data in Memory

BITS Pilani, Pilani Campus


Direct Addressing

• Moves a byte or word between a memory location


addressing and a register.
• The instruction set does not support a memory-to
memory transfer, except with the MOVS instruction.

e.g. MOV CX, LIST


- copies the word-sized contents of memory location LIST
into register CX

e.g. MOV BL, [437AH]


BIU calculates physical address
e.g. DS=2000
BITS Pilani, Pilani Campus
Direct Addressing

e.g. MOV BX, [437AH]

• Each memory address in 8086 represents a byte in


storage

• Word must come from two memory locations

BL= Data at 437AH


BH= Data at 437BH

Low Byte - low address High Byte – high address

BITS Pilani, Pilani Campus


Direct Addressing

e.g. MOV BX, 437AH

BITS Pilani, Pilani Campus


Register Indirect Addressing

• Transfers a byte or word between a register and a


memory location addressed by an index or base register.
• The index and base registers are BP, BX, DI.

e.g. MOV AX, [BX]


- copies the word-sized data from the data segment offset
address indexed by BX into register AX.

BITS Pilani, Pilani Campus


Register Indirect Addressing

BITS Pilani, Pilani Campus


Base-plus-index Addressing

• Transfers a byte or word between a register and the


memory location addressed by a base register (BP or
BX) plus an index register (DI or SI).

e.g. MOV [ BX+DI ], CL


- copies the byte-sized contents of register CL into the data
segment memory location addressed by BX plus DI.)

BITS Pilani, Pilani Campus


Base-plus-index Addressing

BITS Pilani, Pilani Campus


Register relative Addressing

• Moves a byte or word between a register and the


memory location addressed by an index or base register
plus a displacement.

e.g. MOV AX,[BX+4] or MOV AX,ARRAY[BX].


- The first instruction loads AX from the data segment
address formed by BX plus 4.
- The second instruction loads AX from the data segment
memory location in ARRAY plus the contents of BX.

BITS Pilani, Pilani Campus


Register relative Addressing

BITS Pilani, Pilani Campus


Base relative-plus-index
Addressing
• Transfers a byte or word between a index addressing
register and the memory location addressed by a base
and an index register plus a displacement.

e.g. MOV AX, ARRAY[ BX+DI] or MOV AX, [BX+DI+4 ]


- These instructions load AX from a data segment memory
location.
- The first instruction uses an address formed by adding
ARRAY, BX, and DI and the second by adding BX, DI,
and 4.)

BITS Pilani, Pilani Campus


Base relative-plus-index
Addressing

BITS Pilani, Pilani Campus


Scaled-index Addressing

• Available only in the 80386 through the addressing


Pentium 4 microprocessor.
• The second register of a pair of registers is modified by
the scale factor of to generate the operand memory
address.
• Second register is modified by a scale factor of 2×, 4×,
8× to generate operand memory address.
e.g. MOV EDX, [EAX+4*EBX]
- loads EDX from the data segment memory location
addressed by EAX plus four times EBX.
- Scaling allows access to word (2× ), doubleword (4×), or
quadword (8×) memory array data.
BITS Pilani, Pilani Campus
RIP Relative Addressing

• Only available to the 64-bit extensions on the addressing


Pentium 4 or Core2.
• Allows access to any location in the memory system by
adding a 32-bit displacement to the 64-bit contents of the
64-bit instruction pointer.

e.g. RIP = 1000000000H and a 32-bit displacement is


300H, the location accessed is 1000000300H.
- The displacement is signed so data located within +-2G
from the instruction is accessible by this addressing mode.

BITS Pilani, Pilani Campus


BITS Pilani, Pilani Campus
BITS Pilani
Pilani Campus

Thank You

You might also like