Vlsi Design - Ec - 701 - Unit - 2
Vlsi Design - Ec - 701 - Unit - 2
Vlsi Design - Ec - 701 - Unit - 2
ENGINEERING
UNIT : 2
I = (1 / 2) = C (W / L) [Vas-VTn]2( 1+nVDS)
D n ox
Backgate Effect
V n = 2q sN a
C ox
MOSFET Small-Signal Model
Cut-off: VGS< VT
ID = IS = 0
’ 1 2
ID = kn (W/L)[(VGS-VT)VDS - /2VDS ]
VGS-VT ID = 1/2kn’(W/L)(VGS-VT)2
and VT depends on the doping concentration and gate material used (…more
details later)
Channel Length Modulation
Effect of VBS on VT
LNCT GROUP OF COLLEGES
The threshold voltage, 𝑽𝑻, is somewhat dependent upon the bulk—source
voltage.
This dependence can be anticipated since the bulk—channel voltage will
affect the carriers in the depletion region under the gate, which in turn affect
the voltage that must be applied to the gate to form the inversion layer.
This dependence can be approximated by
Effect of VBS on VT
LNCT GROUP OF COLLEGES
LNCT GROUP OF COLLEGES
LNCT GROUP OF COLLEGES
MOSFET Models in High Frequency
At high frequencies both the dc and small signal models of the MOSFET
introduced in the previous sections are generally considered inadequate.
These limitations are to a large extent attributable to the unavoidable
parasitic capacitances inherent in existing MOS structures.
These parasitic capacitances can be divided into two groups.
The first group is composed of those parasitic capacitors formed by
sandwiching an insulating dielectric of fixed geometric dimensions between
two conductive regions.
The capacitance of these types of devices remains essentially constant for
local changes in the voltage applied to the plates of the capacitor.
Assuming the area of the normally projected intersection of the capacitor
plates is A and that the distance between the plates is constant with thickness
d, then this capacitance is given by the expression
𝐴
𝐶 =𝜀
𝑑
where 𝜀the permittivity of the dielectric material separating the plates.
Often it is more convenient to combine 𝜀 /d into a single parameter, Cd,
called the capacitance density. Following this convention,
C = Cd A
where W and L are the drawn width and length, 𝑾𝑹 and 𝑳𝑹 are constants
representing width and length reduction due to processing, and 𝑳𝑫 is the lateral
diffusion of the source or drain under the gate.
LNCT GROUP OF COLLEGES
Sub-threshold Operation
In the dc model of the MOSFET introduced earlier, the drain current
for positive 𝑉𝐷𝑆 was assumed to be zero for 𝑉𝐺𝑆 < 𝑉𝑇 and nonzero for 𝑉𝐺𝑆
> 𝑉𝑇.
In physical devices such an abrupt transition is not anticipated and does not
occur experimentally.
The drain current is, however, much smaller for 𝑉𝐺𝑆 < 𝑉𝑇 than for 𝑉𝐺𝑆 > 𝑉𝑇 and
hence in most applications the assumption that 𝐼𝐷 = 0 for 𝑉𝐺𝑆 < 𝑉𝑇 is justifiable.
Applications do exist, however, where it is crucial that current levels be
extremely small.
These include, but are not limited to, biomedical applications such as
pacemakers and other implantable devices that must operate for several years
with small non-rechargeable batteries
Sub-threshold Operation
If 𝑉𝐺𝑆 > 𝑉𝑇, the devices are said to be operating in strong inversion.
If 𝑉𝐺𝑆 < 𝑉𝑇, the devices are said to be operating in weak inversion, or
equivalently, in thesub-threshold region.
At room temperature, the transition between strong inversion and weak
inversion actually occurs around 𝑉𝐺𝑆 ≈ 𝑉𝑇+100 mV. The expression
𝑉𝐺𝑆 = 𝑉𝑇 + 2𝑛𝑉𝑡
Second, the drain and source substrate currents associated with the
reverse-biased moat–substrate junction are not necessarily negligible
compared to sub-threshold drain currents.
Third, the linearity is quite poor for 𝑉𝐷𝑆 < 3 𝑉𝑡 , making linear
designs more challenging.
Current source in output, (b) Input-referred voltage source for small signal
operation in the saturation region
Thermal Noise
The thermal noise current is white noise, which has zero mean and is most
easily characterized by its spectral density:
LNCT GROUP OF COLLEGES
Flicker Noise
The flicker noise current in both the saturation and ohmic regions is
characterized by the spectral density.
---------------------------------