ASP Assignment 2
ASP Assignment 2
Assignment – 2
Name- Santanu Samanta
Roll no.- 23EE64R01
Possible configurations of realizing a capacitor using
NMOS
We can realise a Capacitor using NMOS by using the parasitic capacitances. We can use the
following three parasitic capacitances in an NMOS:
• Gate to Substrate capacitance (Cgb)
• Gate to Source capacitance (Cgs)
• Gate to Drain capacitance (Cgd)
The value of the all the above mentioned parasitic capacitances have different values at different
regions of operation of the NMOS.
So, for considering all the possible configurations we should not only consider the parasitic
capacitances but, also the regions of operation of the NMOS.
Values of parasitic capactiances in different regions of
operations:
This above plot shows the variation of MOS capacitance mainly the parasitic capacitance between
Gate and Body (Cgb) with change in Gate voltage VG for different frequency bands. One thing we
can observe from this plot is that the value of Cgb decreases with increase in frequency.
Now, with this we have to find how the capacitances in the previous four configurations will vary
as frequency is varied from 1MHz to 1GHz which is from Medium frequency band to Ultra High
Frequency band.
Configuration 1 – Gate to Body parasitic capacitance in Cutoff region
So, when in Cutoff region the VG value lies in the Depletion region just before the weak inversion
region. From the C-V characteristics we can see that the value of the MOS capacitance for different
frequency bands mentioned is not changing in depletion region. But, there can be slight ecrease
but, the change in the capacitance for this configuration in cutoff region will not be much signficant.
Conclusion: The value of the capacitance in this configuration will not deviate much from the 1pF
value with increase in frequency.
The above plot shows the variation of Vth with increase in Channel length. For short channel lengths
we can see that the increase in Threshold voltage for small increase in channel length is high. As we
increase the channel length from Lmin to 10*Lmin the increase in Threshold voltage almost
saturates to some maximum value.
Variation of Threshold voltage (Vtn) of NMOS
with increase in channel width:
The above plot shows the variation of Vth with increase in Channel Width. For small value of
channel width we can see that the increase in Threshold voltage for small increase in channel width
is high. As we increase the channel width from min_W to 10*min_W the increase in Threshold
voltage almost saturates to some maximum value.