Converter Circuits
Converter Circuits
Converter Circuits
L
1
+
2
Vg + C R V
–
+ +
2
+ V1 V2
–
– –
Power flow
+ +
2
V1 V2 +
–
– –
Power flow
V2 = DV1 V1 = 1 V2
D
Port 1 Port 2
• Reversal of power L
flow requires new
realization of + +
switches
V1 V2 +
–
• Transistor conducts
when switch is in – –
position 2
• Interchange of D Power flow
and D’
Converter 1 + Converter 2 +
Vg + V1 V
– V1 V = M (D)
= M 1(D) V1 2
Vg – –
V1 = M 1 (D)Vg
V = M(D) = M (D)M (D)
Vg 1 2
V = M 2 (D)V1
L1 L2 2
1
+ +
2 1
Vg + C1 V1 C2 R V
–
– –
{
{
Buck converter Boost converter
V1
=D
Vg
V = D
Vg 1 – D
V = 1
V1 1 – D
Remove capacitor C1
L1 L2 2
1
+
2 1
Vg + C2 R V
–
2 1 Noninverting
+
Vg
–
V buck-boost
converter
–
1 L iL 2
+
2 1
Vg + V
–
subinterval 1 subinterval 2
+ +
iL
Vg + V Vg + V
– –
iL
– –
subinterval 1 subinterval 2
+ +
iL
Vg + V Vg + V
noninverting – –
buck-boost iL
– –
+ iL +
iL
inverting Vg + V Vg + V
– –
buck-boost
– –
Subinterval 1 Subinterval 2
+ iL +
iL
Vg + V Vg + V
– –
– –
1 2 +
iL V =– D
Vg + V Vg 1–D
–
e-t er mi na l
ce
Treat inductor and
T hre
ll
SPDT switch as three- A a 1 b B
terminal cell: +
2
Vg + v
– c
C
–
Th
switch as a three-
el l
1
terminal cell: A a b B +
2
Vg + v
–
c
C –
dc source load
Converter 1 +
V1 Differential load
V1 = M(D) Vg + voltage is
–
V
V = V1 – V2
–
Vg + D
– The outputs V1 and V2
may both be positive,
Converter 2 but the differential
+ output voltage V can be
V2 positive or negative.
V2 = M(D') Vg
–
D'
Buck converter 1
}
1
+ Converter #1 transistor
2
V1 driven with duty cycle D
+
– Converter #2 transistor
V driven with duty cycle
+
– complement D’
Vg
–
Differential load voltage
2 is
1
+ V = DVg – D'V g
V2
Simplify:
–
V = (2D – 1)Vg
{
Buck converter 2
V = (2D – 1)Vg
M(D)
1
0
0.5 1 D
–1
} 1
2
+
V1
–
+
1
+
V V
– –
Vg + Vg +
– –
2 2
+
1 1
V2
–
{
Buck converter 2
+ V
Vg
–
– H-bridge, or bridge inverter
2
Commonly used in single-phase
1
inverter applications and in servo
amplifier applications
V1 Vn = 1 V1 + V2 + V3
V1 = M(D 1) Vg 3
–
+
Phase voltages are
an
D1
– v
Vg +
– Van = V1 – Vn
Converter 2 + Vn
+ vbn – Vbn = V2 – Vn
– vc
V2
V2 = M(D 2) Vg Vcn = V3 – Vn
n
–
+
D2
Control converters such that
their output voltages contain
Converter 3 +
the same dc biases. This dc
V3
V3 = M(D 3) Vg bias will appear at the
– neutral point Vn. It then
D3
cancels out, so phase
voltages contain no dc bias.
3φac load
dc source +
V1
+
–
an
– v
Vg +
–
+ Vn
+ vbn –
– vc
V2
n
–
+
+
V3
a+
n
– v
Vg + Vn
– + vbn –
– vc
n
+
“Voltage-source inverter” or buck-derived three-phase inverter
a+
n
– v
Vg + Vn
– + vbn –
– vc
n
+
• Exhibits a boost-type conversion characteristic
1. Buck M(D) = D
M(D)
1 1
+
2
Vg + V 0.5
–
– 0
0 0.5 1 D
M(D) = 1 M(D)
2. Boost 1–D
2 4
+ 3
1 2
Vg + V
– 1
0
– 0 0.5 1 D
D 0 0.5 1 D
3. Buck-boost M(D) = – 0
1–D
–1
1 2 +
–2
Vg + V –3
–
–4
– M(D)
2 1 2
Vg + V
– 1
– 0
0 0.5 1 D
5. Bridge M(D) = 2D – 1
M(D)
1
1 2
Vg +
– + V – 0
2 1 0.5 1 D
–1
–1
0.5 1 D
Vg + V Vg + V
– – 2 –2
–3
1 2 – –
M(D)
7. Current-fed bridge M(D) = 1
2D – 1 2
1
0.5 1 D
0
1 2
+ –1
Vg + V –
–
2 1 –2
2 1 – – –2
´ M(D) = – D 0 0.5 1 D
1. Cuk 1–D 0
–1
+
–2
1 2 –3
Vg + V
–
–4
– M(D)
M(D) = D
2. SEPIC 1–D M(D)
4
2 +
3
Vg +
– 1 V 2
1
– 0
0 0.5 1 D
+ 3
2
Vg + 2 V
– 1
0
– 0 0.5 1 D
4. Buck 2 M(D) = D 2
M(D)
1
1
+
2
+ 2
Vg – V 0.5
1
–
0
0 0.5 1 D
Objectives:
• Isolation of input and output ground connections, to meet
safety requirements
• Reduction of transformer size by incorporating high
frequency isolation transformer inside converter
• Minimization of current and voltage stresses when a
large step-up or step-down conversion ratio is needed
—use transformer turns ratio
• Obtain multiple output voltages via multiple transformer
secondary windings and multiple converter secondary
circuits
Q1 Q3
D1 D3 D5
i1(t) iD5(t) L i(t)
1 : n
+ +
+
Vg +
– vT(t) vs(t) C R v
–
– –
: n
D2 D4 D6
Q2 Q4
Q1 Q3
D1 D3 D5
i1(t) i1'(t) iD5(t) i(t) L
1 : n
+ +
+ iM(t)
Vg +
– vT(t) LM vs(t) C R v
–
– –
: n iD6(t)
D2 D4 D6
Q2 Q4 Ideal
Transformer model
iM(t)
i(t)
• During next switching period:
I ∆i transistors Q2 and Q3 conduct
for time DTs , applying volt-
vs(t)
nVg nVg seconds –Vg DTs to primary
0 0
winding
iD5(t) i • Transformer volt-second
0.5 i 0.5 i
balance is obtained over two
0 t
0 DTs Ts Ts+DTs 2Ts switching periods
conducting Q1 D5 Q2 D5
devices: Q4 D6 Q3 D6
• Effect of nonidealities?
D5 D6
D5 L
: n iD5(t) i(t)
+ +
• During second (D′)
subinterval, both
vs(t) C R v
secondary-side diodes
conduct
– – • Output filter inductor
: n current divides
D6
approximately equally
vs(t)
nVg nVg between diodes
0 0 • Secondary amp-turns add
iD5(t) to approximately zero
i
0.5 i 0.5 i
• Essentially no net
0 t
magnetization of
0 DTs Ts Ts+DTs 2Ts
transformer core by
conducting Q1 D5 Q2 D5
devices: Q4 D6 Q3 D6
secondary winding currents
D5 D6
D5 L
: n iD5(t) i(t) i(t)
+ + I ∆i
vs(t) C R v vs(t)
nVg nVg
– – 0 0
: n
D6 iD5(t) i
0.5 i 0.5 i
0 t
0 DTs Ts Ts+DTs 2Ts
conducting Q1 D5 Q2 D5
V = vs devices: Q4 D6 Q3 D6
D5 D6
V = nDVg
Q1
D1 D3
i1(t) iD3(t) L i(t)
Ca 1 : n
+ +
+
Vg +
– vT(t) vs(t) C R v
–
– –
Cb : n
D2 D4
Q2
D2 L
n1 : n 2 : n 3
+
D3 C R V
Vg +
– –
Q1
D1
D2 L
n1 : n 2 : n 3
+
iM i1' +
+ – +
LM v1 v2 v3 D3 vD3 C R V
Vg + – + –
– i3 – –
i1 i2
Q1 +
D1
vQ1
–
v1
Vg
0 • Magnetizing current, in
conjunction with diode D1,
n
– n 1 Vg operates in discontinuous
2
iM conduction mode
• Output filter inductor, in
conjunction with diode D3,
Vg n Vg
LM – n1
2 LM 0
may operate in either
CCM or DCM
vD3
n3
n 1 Vg
0 0
DTs D2Ts D3Ts t
Ts
Conducting Q1 D1 D3
devices: D2 D3
n1 : n2 : n3 D2 on L
+ +
iM i1'
+ – +
LM v1 v2 v3 vD3 C R V
Vg + – + –
– i3 – –
i1 i2
D1 off
Q1 on
n1 : n 2 : n 3 L
+ +
iM i1'
+ – +
LM v1 v2 v3 D3 on vD3 C R V
Vg + – + –
– i3 – –
i1
i2 = iM n1 /n2
Q1 off
D1 on
n1 : n2 : n3 L
iM + +
i1'
+ – +
=0
LM v1 v2 v3 D3 on vD3 C R V
Vg + – + –
– i3 – –
i1 i2
Q1 off D1 off
v1
Vg
n
– n 1 Vg
2
iM
Vg n Vg
LM – n1
2 LM 0
v1 = D Vg + D2 – Vg n 1 /n 2 + D3 0 = 0
iM(t)
magnetizing current
waveforms, D < 0.5
for n1 = n2
iM(t)
D > 0.5
D2 L
: n3
+
D3 C R V
vD3
n3
n 1 Vg
n
vD3 = V = n 3 DVg
1
0 0
DTs D 2T s D 3T s t
Ts
Conducting Q1 D1 D3
devices: D2 D3
D≤ 1
n
1+ 2
n1
which can be increased by increasing the turns ratio n2 / n1. But this
increases the peak transistor voltage:
n1
max vQ1 = Vg 1 + n
2
For n1 = n2
Q1
D3 L
D1
+
1:n
Vg +
– D4 C R V
D2
Q2
Q1
D1 L
1 : n i(t)
– + +
iD1(t)
Vg vT(t)
+
vs(t) C R V
+
–
–
vT(t)
+ – –
D2
Q2
V = nDVg 0≤D≤1
iM(t)
• Used with low-voltage inputs
Vg – Vg
LM
• Secondary-side circuit identical
LM
vT(t)
to full bridge
Vg
0 0 • As in full bridge, transformer
–Vg
volt-second balance is obtained
i(t)
over two switching periods
I ∆i
• Effect of nonidealities on
vs(t)
transformer volt-second
nVg nVg balance?
0 0
• Current programmed control
iD1(t) i
0.5 i
can be used to mitigate
0.5 i
0 t transformer saturation
0 DTs Ts Ts+DTs 2Ts problems. Duty cycle control
Conducting Q1 D1 Q2 D1 not recommended.
devices: D1 D2 D2 D2
Q1 D1
buck-boost converter:
–
Vg + L V
–
Q1 D1
construct inductor
winding using two –
1:1
parallel wires:
Vg + V
– L
Q1 D1
Isolate inductor
–
windings: the flyback 1:1
converter
Vg + LM V
–
Flyback converter +
having a 1:n turns 1:n D1
ratio and positive LM C V
output: Vg +
–
Q1 –
Transformer model
G A two-winding inductor
ig +
i + 1:n D1 iC G Symbol is same as
LM vL C R v
transformer, but function
differs significantly from
Vg + – ideal transformer
– –
G Energy is stored in
magnetizing inductance
Q1
G Magnetizing inductance is
relatively small
Transformer model
ig +
i + 1:n iC vL = V g
+ LM vL C R v iC = – v
Vg
–
R
– ig = i
–
Q1 off, D1 on vL = – V n
i C = nI – V
R
ig = 0
vL
Vg
Volt-second balance:
vL = D Vg + D' – V
n =0
–V/n
Conversion ratio is
I/n – V/R
M(D) = V = n D
iC
Vg D'
Charge balance:
i C = D – V + D' nI – V = 0
–V/R R R
Dc component of magnetizing
ig
current is
I
I = nV
D'R
0
Dc component of source current is
DTs D'Ts t I g = i g = D I + D' 0
Ts
Conducting
devices: Q1 D1
vL = D Vg + D' – V
n =0 +
Ig I
I g = i g = D I + D' 0 –
1:D D' : n
I +
Ig
Vg + R V
–
i(t) L
+ vL(t) –
D1
1 : n io(t)
Q1 Q3 +
+
Vg +
– vT(t) C R v
–
–
: n
Q2 Q4 D2
V/n
vT (t)
• As in full-bridge buck
0 0
topology, transformer volt-
– V/n second balance is obtained
vL(t) Vg Vg over two switching periods.
• During first switching
Vg –V/n Vg –V/n period: transistors Q1 and
i(t) Q4 conduct for time DTs ,
I
applying volt-seconds VDTs
to secondary winding.
io(t) I/n I/n • During next switching
period: transistors Q2 and
Q3 conduct for time DTs ,
0 0
DTs D'Ts DTs D'Ts t applying volt-seconds
Ts Ts –VDTs to secondary
Conducting Q1 Q1 Q1 Q2
devices: Q2 Q4 Q2 Q3 winding.
Q3 D1 Q3 D2
Q4 Q4
vL(t) Vg Vg
Application of volt-second
balance to inductor voltage
Vg –V/n Vg –V/n
waveform:
i(t)
I vL = D Vg + D' Vg – V
n =0
Q1
D1
1 : n
– io(t) +
Vg vT(t)
i(t) L
+
C R V
+
–
+ vL(t) – –
vT(t)
+ –
D2
Q2
M(D) = V = n
Vg D'
Q1
D1
1 : n
+
Vg
C R V
+
–
D2
Q2
+
L1 C1 D1
Basic nonisolated
SEPIC Vg + C2 R v
– L2
Q1
–
L1 C1 D1
1:n
Isolated SEPIC i1 ip is +
Vg + C2 R v
–
Q1
–
ip(t) i1
L1 C1 ip D1
1:n
i1 is +
i2
– i2
Vg + LM C2 R v
– = L2 (i1 + i2) / n
Q1 is(t)
–
Ideal 0
Transformer
model i1(t)
I1
M(D) = V = nD
Vg D' i2(t)
I2
DTs D'Ts t
Conducting Ts
devices: Q1 D1
1
Nonisolated inverse +
SEPIC
Vg + 2 V
–
C1 L2
1:n
Isolated inverse +
SEPIC
D1 C2 R v
Vg +
–
Q1
–
L1 L2
Nonisolated Cuk –
converter C1
Vg + Q1 D1 C2 R v
–
L1 L2
Split capacitor C1 –
into series C1a C1b
capacitors C1a Vg +
Q1
D1 C2 R v
and C1b –
L1 L2
Insert transformer +
C1a C1b
between capacitors Q1
C1a and C1b Vg + D1 C2 R v
–
M(D) = V = nD –
Vg D' 1:n
Discussion
• Capacitors C1a and C1b ensure that no dc voltage is applied to transformer
primary or secondary windings
• Transformer functions in conventional manner, with small magnetizing
current and negligible energy storage within the magnetizing inductance
1:D D' : n
Express load power Pload in I +
Ig
terms of V and I:
Vg + R V
–
Pload = D'V nI
–
Previously-derived
CCM flyback model
expression for S:
S = VQ1,pk I Q1,rms = Vg + V
n I D
Hence switch utilization U is
Pload
U= = D' D
S
0.4
For given V, Vg, Pload, the max U = 0.385 at D = 1/3
designer can arbitrarily
choose D. The turns ratio n
must then be chosen 0.3
according to
n = V D'
Vg D U 0.2
Table 6.1. Active switch utilizations of some common dc-dc converters, single operating point.
Converter U(D) max U(D) max U(D)
occurs at D =
Buck D 1 1
Boost D' ∞ 0
D
Buck-boost, flyback, nonisolated SEPIC, isolated D' D 2 = 0.385 1
SEPIC, nonisolated Cuk, isolated Cuk 3 3 3
Forward, n1 = n2 1 D 1 = 0.353 1
2 2
2 2
Other isolated buck-derived converters (full- D 1 = 0.353 1
bridge, half-bridge, push-pull) 2 2 2 2
Isolated boost-derived converters (full bridge, D' 1 0
push-pull) 2 1+D 2
D2 L
n1 : n2 : n3
+
D3 C R V
Vg +
– –
Q1
D1
Design variables
Reset winding turns ratio n2 /n1 1 • Design for CCM at full load;
Turns ratio n3 /n1 0.125 may operate in DCM at
light load
Inductor current ripple ∆i 2A ref to sec
+
1:n D1
LM C V
Vg +
–
Q1 –
Design variables
• Design for CCM at full load;
Turns ratio n2 /n1 0.125 may operate in DCM at
Inductor current ripple ∆i 3 A ref to sec light load
Check for DCM at light load. The solution of the buck converter
operating in DCM is
n3 2
V= Vg
n1 1 + 4K2
D
with K = 2 L / R Ts, and R = V 2 / Pload
These equations apply equally well to the forward converter, provided
that all quantities are referred to the transformer secondary side.
Solve for D:
D= 2 K n1 V
D=
in DCM n 3 Vg in CCM
2
2n 3Vg
–1 –1
n 1V
at a given operating point, the actual duty cycle is the small of the
values calculated by the CCM and DCM equations above. Minimum D
occurs at minimum Pload and maximum Vg.
Fundamentals of Power Electronics 93 Chapter 6: Converter circuits
More regarding forward converter example
Flyback converter
Ideal peak transistor voltage: 510V
Actual peak voltage will be higher, due to ringing causes by
transformer leakage inductance
An 800V or 1000V MOSFET would have an adequate design margin
Forward converter
Ideal peak transistor voltage: 780V, 53% greater than flyback
Few MOSFETs having voltage rating of over 1000 V are available
—when ringing due to transformer leakage inductance is accounted
for, this design will have an inadequate design margin
Fix: use two-transistor forward converter, or change reset winding
turns ratio
A conclusion: reset mechanism of flyback is superior to forward
Fundamentals of Power Electronics 96 Chapter 6: Converter circuits
Discussion: rms transistor current
Forward
1.13A worst-case
transistor utilization 0.226
Flyback
1.38A worst case, 22% higher than forward
transistor utilization 0.284
CCM flyback exhibits higher peak and rms currents. Currents in DCM
flyback are even higher
Forward
peak diode voltage 49V
rms diode current 9.1A / 11.1A
rms capacitor current 1.15A
Flyback
peak diode voltage 64V
rms diode current 16.3A
peak diode current 22.2A
rms capacitor current 9.1A
Secondary-side currents, especially capacitor currents, limit the
practical application of the flyback converter to situations where the load
current is not too great.
Fundamentals of Power Electronics 98 Chapter 6: Converter circuits
Summary of key points