Tps563240 17-V, 3-A 1.4-Mhz Synchronous Step-Down Voltage Regulator
Tps563240 17-V, 3-A 1.4-Mhz Synchronous Step-Down Voltage Regulator
Tps563240 17-V, 3-A 1.4-Mhz Synchronous Step-Down Voltage Regulator
TPS563240
SLVSE74A – DECEMBER 2018 – REVISED AUGUST 2019
• Wireless routers (1) For all available packages, see the orderable addendum at
the end of the data sheet.
• Surveillance
SPACER
SPACER
Simplified Schematic
TPS563240 Efficiency
Efficiency at 12V input
TPS563240
1 6 100%
GND VBST
2 5 90%
VOUT SW EN EN
80%
COUT 3 4
VIN VIN VFB VOUT
70%
Efficiency
CIN 60%
Vout = 0.9V
50%
Vout = 1.05V
40% Vout = 1.2V
Vout = 1.5V
30% Vout = 1.8V
Vout = 2.5V
20% Vout = 3.3V
Vout = 5V
10%
0.001 0.005 0.02 0.05 0.1 0.2 0.5 1 2 3
Output Current (A) D001
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
TPS563240
SLVSE74A – DECEMBER 2018 – REVISED AUGUST 2019 www.ti.com
Table of Contents
1 Features .................................................................. 1 7.4 Device Functional Modes........................................ 11
2 Applications ........................................................... 1 8 Application and Implementation ........................ 13
3 Description ............................................................. 1 8.1 Application Information............................................ 13
4 Revision History..................................................... 2 8.2 Typical Application ................................................. 13
5 Pin Configuration and Functions ......................... 3 9 Power Supply Recommendations...................... 18
6 Specifications......................................................... 4 10 Layout................................................................... 19
6.1 Absolute Maximum Ratings ...................................... 4 10.1 Layout Guidelines ................................................. 19
6.2 ESD Ratings.............................................................. 4 10.2 Layout Example .................................................... 19
6.3 Recommended Operating Conditions....................... 4 11 Device and Documentation Support ................. 20
6.4 Thermal Information .................................................. 4 11.1 Receiving Notification of Documentation Updates 20
6.5 Electrical Characteristics........................................... 5 11.2 Community Resources.......................................... 20
6.6 Typical Characteristics .............................................. 6 11.3 Trademarks ........................................................... 20
7 Detailed Description .............................................. 9 11.4 Electrostatic Discharge Caution ............................ 20
7.1 Overview ................................................................... 9 11.5 Glossary ................................................................ 20
7.2 Functional Block Diagram ......................................... 9 12 Mechanical, Packaging, and Orderable
7.3 Feature Description................................................... 9 Information ........................................................... 20
4 Revision History
Changes from Original (December 2018) to Revision A Page
• Changed from 'with Out-of-Audio™ (OOA) operation...25kHz' to 'during light load...switching frequency'............................ 1
• Deleted with Out-of-Audio™ (OOA) operation implemented.................................................................................................. 1
• Changed from 'Out-of-Audio™ (OOA) Operation ' to 'Light Load Operation Maintaining Above Audible Frequency' ......... 10
• Deleted Out-of-Audio™ (OOA) operation under light-load condition is implemented. ........................................................ 10
DDC Package
6-Pin SOT
Top View
GND 1 6 VBST
SW 2 5 EN
VIN 3 4 VFB
Pin Functions
PIN
I/O DESCRIPTION
NAME NO.
Ground pin Source terminal of low-side power NFET as well as the ground terminal for
GND 1 —
controller circuit. Connect sensitive VFB to this GND at a single point.
SW 2 O Switch node connection between high-side NFET and low-side NFET.
VIN 3 I Input voltage supply pin. The drain terminal of high-side power NFET.
VFB 4 I Converter feedback input. Connect to output voltage with feedback resistor divider.
EN 5 I Enable input control. Active high and must be pulled up to enable the device.
Supply input for the high-side NFET gate drive circuit. Connect 0.1 µF capacitor between
VBST 6 O
VBST and SW pins.
6 Specifications
6.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted) (1)
MIN MAX UNIT
VIN –0.3 19 V
VBST –0.3 24.5 V
VBST (10 ns transient) –0.3 26.5 V
VBST (vs SW) –0.3 5.5 V
Input voltage
VFB –0.3 5.5 V
SW –2 19 V
SW (10 ns transient) –3.5 21 V
EN -0.3 VIN + 0.3 V
Operating junction temperature, TJ –40 150 °C
Storage temperature, Tstg –55 150 °C
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended
Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report.
2.96 252
2.94 248
2.92
244
2.9
2.88 240
2.86 236
2.84 232
2.82
228
2.8
2.78 224
2.76 220
-40 -20 0 20 40 60 80 100 120 140 -40 -20 0 20 40 60 80 100 120 140
Junction Temperature (°C) D001
Junction Temperature (°C) D001
Figure 1. Shutdown Current vs Junction Temperature Figure 2. Supply Current vs Junction Temperature
610 1.3
608
1.29
606
EN Threshold - Rising (V)
604
FB Voltage (mV)
1.28
602
600 1.27
598
1.26
596
594
1.25
592
590 1.24
-40 -20 0 20 40 60 80 100 120 140 -40 -20 0 20 40 60 80 100 120 140
Junction Temperature (°C) D001
Junction Temperature (°C) D001
Figure 3. VFB Voltage vs Junction Temperature Figure 4. EN Rising threshold vs Junction Temperature
1.18 110
1.17 100
EN Threshold - Falling (V)
1.16 90
+LJK 6LGH 5GVBRQ P
1.15 80
1.14 70
1.13 60
1.12 50
1.11 40
1.1 30
-40 -20 0 20 40 60 80 100 120 140 -40 -20 0 20 40 60 80 100 120 140
Junction Temperature (°C) D001
Junction Temperature (°C) D001
Figure 5. EN Falling threshold vs Junction Temperature Figure 6. High-Side Rds-On vs Junction Temperature
3.3
50
3.2
/RZ 6LGH 5GVBRQ P
3
30
2.9
2.8
20
2.7 Iout = 3A
Iout = 1.5A
10 2.6
-40 -20 0 20 40 60 80 100 120 140 5 5.2 5.4 5.6 5.8 6 6.2
Junction Temperature (°C) D001
Input Voltage (V) D001
Figure 7. Low-Side Rds-On vs Junction Temperature Figure 8. Dropout for 3.3 V Output Voltage
5.2 90%
80%
5
70%
Output Voltage (V)
4.8 60%
Efficiency
50%
4.6
40%
4.4 30%
Vin = 5V
20% Vin = 9V
4.2 Vin = 12V
Iout = 3A 10% Vin = 15V
Iout = 1.5A Vin = 17V
4 0
7 7.5 8 8.5 9 0.001 0.005 0.02 0.05 0.1 0.2 0.5 1 2 3
Input Voltage (V) D001
Output Current (A) D001
0.9 V Efficiency L = 0.56 μH (Wurth:7443835600
56)
Figure 9. Dropout for 5 V Output Voltage
Figure 10. Efficiency vs Output Current, VOUT = 0.9 V
90% 90%
80% 80%
70% 70%
60% 60%
Efficiency
Efficiency
50% 50%
40% 40%
30% 30%
Vin = 5V Vin = 5V
20% Vin = 9V 20% Vin = 9V
Vin = 12V Vin = 12V
10% Vin = 15V 10% Vin = 15V
Vin = 17V Vin = 17V
0 0
0.001 0.005 0.02 0.05 0.1 0.2 0.5 1 2 3 0.001 0.005 0.02 0.05 0.1 0.2 0.5 1 2 3
Output Current (A) D001
Output Current (A) D001
1.05 V Efficiency L = 0.56 μH (Wurth:7443835600 1.2 V Efficiency L = 0.68 μH (Wurth:7443835600
56) 68)
Figure 11. Efficiency vs Output Current, VOUT = 1.05 V Figure 12. Efficiency vs Output Current, VOUT = 1.2 V
80% 90%
70% 80%
70%
60%
60%
Efficiency
Efficiency
50%
50%
40%
40%
30%
Vin = 5V 30% Vin = 5V
20% Vin = 9V Vin = 9V
Vin = 12V 20% Vin = 12V
10% Vin = 15V 10% Vin = 15V
Vin = 17V Vin = 17V
0 0
0.001 0.005 0.02 0.05 0.1 0.2 0.5 1 2 3 0.001 0.005 0.02 0.05 0.1 0.2 0.5 1 2 3
Output Current (A) D001
Output Current (A) D001
1.5 V Efficiency L = 0.68 μH (Wurth:7443835600 1.8 V Efficiency L = 1 μH (Wurth:744311100)
68)
Figure 14. Efficiency vs Output Current, VOUT = 1.8 V
Figure 13. Efficiency vs Output Current, VOUT = 1.5 V
100% 100%
90% 90%
80% 80%
70% 70%
60% 60%
Efficiency
Efficiency
50% 50%
40% 40%
30% Vin = 5V 30% Vin = 6.5V
Vin = 9V Vin = 9V
20% Vin = 12V 20% Vin = 12V
10% Vin = 15V 10% Vin = 15V
Vin = 17V Vin = 17V
0 0
0.001 0.005 0.02 0.05 0.1 0.2 0.5 1 2 3 0.001 0.005 0.02 0.05 0.1 0.2 0.5 1 2 3
Output Current (A) D001
Output Current (A) D001
2.5 V Efficiency L = 1 μH (Wurth:744311100) 3.3 V Efficiency L = 1.5 μH (Wurth:744311150)
Figure 15. Efficiency vs Output Current, VOUT = 2.5 V Figure 16. Efficiency vs Output Current, VOUT = 3.3 V
100%
90%
80%
70%
60%
Efficiency
50%
40%
30%
Vin = 9V
20% Vin = 12V
10% Vin = 15V
Vin = 17V
0
0.001 0.005 0.02 0.05 0.1 0.2 0.5 1 2 3
Output Current (A) D001
5 V Efficiency L = 1.5 μH (Wurth:744311150)
7 Detailed Description
7.1 Overview
The TPS563240 is a 3-A synchronous step-down converter. The proprietary D-CAP3 mode control supports low
ESR output capacitors such as specialty polymer capacitors and multi-layer ceramic capacitors without complex
external compensation circuits. The fast transient response of D-CAP3 mode control can reduce the output
capacitance required to meet a specific level of performance.
EN 5 3 VIN
VUVP + Hiccup
UVP Control Logic VREG5
Regulator
UVLO
FB 4
6 BST
Voltage PWM
+
+
Reference
+
Soft Start SS +
HS
Ripple Injection
2 SW
One-Shot XCON
VREG5
On-time TSD
Reduction
LS
OCL
threshold OCL 1 GND
+
+
ZC
55
50
45
Fsw (kHz)
40
35
30
Figure 18. Frequency VS load current at 12Vin/5Vout condition with 1.5uH inductor used
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
C7 0.1 F R4 0
1 6
GND VBST
VOUT = 3.3V/3A L1 R3 10 k
2 5
VOUT SW EN EN
1.5 H
C9 C8
3 4
22 F NC VIN VFB VOUT
R1 45.3 k
R2
10 k
1 C4
C1 C2 C3
10 F NC 0.1 F
Not Installed 1
VIN
1
The inductor peak-to-peak ripple current, peak current and RMS current are calculated using Equation 4,
Equation 5, and Equation 6. The inductor saturation current rating must be greater than the calculated peak
current and the RMS or heating current rating must be greater than the calculated RMS current.
VOUT VIN(MAX) VOUT
IlP P u
VIN(MAX) LO u fSW (4)
IlP P
IlPEAK IO
2 (5)
1
ILO(RMS) IO2 IlP P
2
12 (6)
For this design example, the calculated peak current is 3.63 A and the calculated RMS current is 3.02 A. The
inductor used is a WE 744311150 with a rated current of 11 A.
The capacitor value and ESR determines the amount of output voltage ripple. The TPS563240 is intended for
use with ceramic or other low ESR capacitors. Recommended values range from 10 µF to 44 µF. Use Equation 7
to determine the required RMS current rating for the output capacitor.
VOUT u VIN VOUT
ICO(RMS)
12 u VIN u LO u fSW (7)
For this design one Murata GRM31CR61A226KE19 22-µF output capacitor is used. The typical ESR is 2 mΩ.
The calculated RMS current is 0.365 A and output capacitor is rated for 4 A.
8.2.2.5 Dropout
With a constant 1.4-MHz switching frequency, there is a minimum input voltage limit for a given output voltage to
be regulated. This is due to the minimum off time limit. If the input voltage less than the minimum input voltage
limit, the output voltage drops accordingly, which is called dropout condition. Figure 8 and Figure 9 show the
typical dropout curve for 3.3 V and 5 V output voltage with 3 A and 1.5 A load respectively. Equation 8 can be
used to estimate this minimum input voltage limit.
8176
+ :4@OH + 4. ; × +1 × kPKBB (IEJ ) F P@1 F P@2 o + (8@ + 4. × +1 ) × (P@1 + P@2 )
(
8+0(/+0) = 59 + (4@OD + 4. ) × +1
1
F PKBB (IEJ )
(59
where
• VOUT = target output voltage
• FSW = maximum switching frequency including tolerance
• toff(min) = minimum off time including tolerance
• Rdsl = low side FET on resistance
• Rdsh = high side FET on resistance
• RL = inductor DC resistance
• IO = maximum load current
• td1 = dead time between high side FET off and low side FET on, 15nS typical
• td2 = dead time between low side FET off and high side FET on, 10nS typical
• Vd = forward voltage of low side FET body diode (8)
3.31 3.33
3.305 3.32
3.3
3.31
3.295
3.3
3.29
3.285 3.29
3.28 3.28
3.275
3.27
3.27
3.26
3.265 Vin = 6.5V 0A Load
Vin = 12V 3.25 1.5A Load
3.26
Vin = 17V 3A Load
3.255 3.24
0 0.5 1 1.5 2 2.5 3 6.5 7.5 8.5 9.5 10.5 11.5 12.5 13.5 14.5 15.5 16.517
Output Current (A) D001
Input Voltage (V) D001
Figure 20. Load Regulation Figure 21. Line Regulation
100%
90%
80%
70%
60%
Efficiency
50%
40%
30% Vin = 6.5V
Vin = 9V
20% Vin = 12V
10% Vin = 15V
Vin = 17V
0
0.001 0.005 0.02 0.05 0.1 0.2 0.5 1 2 3
Output Current (A) D001
IOUT = 3 A
Figure 22. Efficiency
Figure 23. Input Voltage Ripple
IOUT = 0 A IOUT = 5 mA
Figure 24. Output Voltage Ripple Figure 25. Output Voltage Ripple
Figure 26. Output Voltage Ripple Figure 27. Output Voltage Ripple
Figure 28. Output Voltage Ripple Figure 29. Transient Response, 0.6 to 2.4A
IOUT = 3 A IOUT = 0 A
IOUT = 3 A
10 Layout
Trace on the
VOUT GND bottom layer
Additional
OUTPUT Vias to the
CAPACITOR GND plane
BOOST
CAPACITOR
GND BST
FEEDBACK
TO ENABLE RESISTORS
SW EN CONTROL
OUTPUT
INDUCTOR
FB
VIN VIN
11.3 Trademarks
D-CAP3, Out-of-Audio, E2E are trademarks of Texas Instruments.
WEBENCH is a registered trademark of Texas Instruments.
All other trademarks are the property of their respective owners.
11.4 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
11.5 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
www.ti.com 5-Nov-2021
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)
TPS563240DDCR ACTIVE SOT-23-THIN DDC 6 3000 RoHS & Green Call TI | SN Level-1-260C-UNLIM -40 to 125 3240
TPS563240DDCT ACTIVE SOT-23-THIN DDC 6 250 RoHS & Green Call TI | SN Level-1-260C-UNLIM -40 to 125 3240
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 5-Nov-2021
Addendum-Page 2
PACKAGE OUTLINE
DDC0006A SCALE 4.000
SOT-23 - 1.1 max height
SMALL OUTLINE TRANSISTOR
3.05 1.1
2.55 0.7
1.75 0.1 C
B A
1.45
PIN 1
INDEX AREA
1
6
4X 0.95
3.05
1.9
2.75
4
3
0.5 0.1
6X TYP
0.3 0.0
0.2 C A B
C
0 -8 TYP
4214841/C 04/2022
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Reference JEDEC MO-193.
www.ti.com
EXAMPLE BOARD LAYOUT
DDC0006A SOT-23 - 1.1 max height
SMALL OUTLINE TRANSISTOR
SYMM
6X (1.1)
1
6X (0.6) 6
SYMM
4X (0.95)
4
3
(R0.05) TYP
(2.7)
EXPOSED METAL
EXPOSED METAL
SOLDERMASK DETAILS
4214841/C 04/2022
NOTES: (continued)
www.ti.com
EXAMPLE STENCIL DESIGN
DDC0006A SOT-23 - 1.1 max height
SMALL OUTLINE TRANSISTOR
SYMM
6X (1.1)
1
6X (0.6) 6
SYMM
4X(0.95)
4
3
(R0.05) TYP
(2.7)
4214841/C 04/2022
NOTES: (continued)
6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
7. Board assembly site may have different recommendations for stencil design.
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, regulatory or other requirements.
These resources are subject to change without notice. TI grants you permission to use these resources only for development of an
application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license
is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you
will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these
resources.
TI’s products are provided subject to TI’s Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with
such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable warranties or warranty disclaimers for
TI products.
TI objects to and rejects any additional or different terms you may have proposed. IMPORTANT NOTICE
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2022, Texas Instruments Incorporated