FSDH321, FSDL321: Green Mode Fairchild Power Switch (FPS)
FSDH321, FSDL321: Green Mode Fairchild Power Switch (FPS)
FSDH321, FSDL321: Green Mode Fairchild Power Switch (FPS)
com
www.fairchildsemi.com
FSDH321, FSDL321
Green Mode Fairchild Power Switch (FPSTM)
Features
OUTPUT POWER TABLE
• Internal Avalanche Rugged Sense FET
• Consumes only 0.65W at 240VAC & 0.3W load with 230VAC ±15%(3) 85-265VAC
Advanced Burst-Mode Operation PRODUCT Adapt- Open Adapt- Open
• Frequency Modulation for EMI Reduction er(1) Frame(2) er(1) Frame(2)
• Precision Fixed Operating Frequency FSDL321 11W 17W 8W 12W
• Internal Start-up Circuit
FSDH321 11W 17W 8W 12W
• Pulse-by-Pulse Current Limiting
• Abnormal Over Current Protection (AOCP) FSDL0165RN 13W 23W 11W 17W
• Over Voltage Protection (OVP) FSDM0265RN 16W 27W 13W 20W
• Over Load Protection (OLP) FSDH0265RN 16W 27W 13W 20W
• Internal Thermal Shutdown Function (TSD)
FSDL0365RN 19W 30W 16W 24W
• Auto-Restart Mode
• Under Voltage Lockout (UVLO) FSDM0365RN 19W 30W 16W 24W
• Low Operating Current (max 3mA) FSDL321L 11W 17W 8W 12W
• Adjustable Peak Current Limit FSDH321L 11W 17W 8W 12W
• Built-in Soft Start
FSDL0165RL 13W 23W 11W 17W
FSDM0265RL 16W 27W 13W 20W
Applications
FSDH0265RL 16W 27W 13W 20W
• SMPS for STB, Low cost DVD Player
FSDL0365RL 19W 30W 16W 24W
• Auxiliary Power for PC
• Adapter & Charger FSDM0365RL 19W 30W 16W 24W
Notes:
Related Application Notes 1. Typical continuous power in a non-ventilated enclosed
adapter with sufficient drain pattern as a heat sinker, at
• AN-4137, 4141, 4147(Flyback) / AN-4134(Forward)
50°C ambient.
2. Maximum practical continuous power in an open frame
Description design with sufficient drain pattern as a heat sinker, at 50°C
ambient.
Each product in the FSDx321 (x for H, L) family consists of
3. 230 VAC or 100/115 VAC with doubler.
an integrated Pulse Width Modulator (PWM) and Sense
FET, and is specifically designed for high performance off-
line Switch Mode Power Supplies (SMPS) with minimal Typical Circuit
external components. Both devices are integrated high volt-
age power switching regulators which combine an avalanche
rugged Sense FET with a current mode PWM control block.
The integrated PWM controller features include: a fixed AC
IN
oscillator with frequency modulation for reduced EMI, DC
OUT
Under Voltage Lock Out (UVLO) protection, Leading Edge
Blanking (LEB), an optimized gate turn-on/turn-off driver,
Thermal Shut Down (TSD) protection, Abnormal Over Cur- Vstr Drain
FSDH321, FSDL321
+ ICH
V BURH -
8V/12V
Vcc good Internal
Vcc Vref
Freq.
Bias
V BURL /V BURH
Modulation
IBUR(pk)
Vcc Vcc
OSC
IDELAY I FB
Vfb Normal S Q
3 PWM
Gate
2.5R Burst R Q
driver
Ipk R
4 Soft
Start LEB
V SD
Vcc 1 GND
S Q
Vovp
Vcc good R Q
AOCP
TSD Vocp
2
www.DataSheet4U.com
FSDH321, FSDL321
Pin Definitions
Pin Configuration
8DIP
8LSOP
GND 1 8 Drain
Vcc 2 7 Drain
Vfb 3 6 Drain
Ipk 4 5 Vstr
3
www.DataSheet4U.com
FSDH321, FSDL321
Note:
1. Repetitive rating: Pulse width is limited by maximum junction temperature
2. L = 24mH, starting Tj = 25°C
Thermal Impedance
(Ta=25°C, unless otherwise specified)
Note:
1. Free standing with no heatsink; Without copper clad.
/ Measurement Condition : Just before junction temperature TJ enters into OTP.
2. Measured on the DRAIN pin close to plastic interface.
- all items are tested with the standards JESD 51-2 and 51-10 (DIP).
4
www.DataSheet4U.com
FSDH321, FSDL321
Electrical Characteristics
(Ta = 25°C unless otherwise specified)
Note:
1. Pulse test: Pulse width ≤ 300us, duty ≤ 2%
2. These parameters, although guaranteed, are tested in EDS (wafer test) process
3. These parameters, although guaranteed, are not 100% tested in production
5
www.DataSheet4U.com
FSDH321, FSDL321
6
www.DataSheet4U.com
FSDH321, FSDL321
1.20 1.20
1.00 1.00
Normalized
0.80
Normalized
0.80
0.60 0.60
0.40 0.40
0.20 0.20
0.00 0.00
-50 0 50 100 150 -50 0 50 100 150
T emp[ ℃] T emp[℃]
1.20 1.20
1.00 1.00
0.80
Normalized
Normalized
0.80
0.60 0.60
0.40 0.40
0.20 0.20
0.00 0.00
-50 0 50 100 150 -50 0 50 100 150
T emp[℃] T emp[ ℃]
Maximum Duty Cycle (DMAX) vs. Ta Operating Supply Current (IOP) vs. Ta
1.20 1.20
1.00 1.00
0.80
Normalized
Normalized
0.80
0.60 0.60
0.40 0.40
0.20 0.20
0.00 0.00
-50 0 50 100 150 -50 0 50 100 150
T emp[℃] T emp[℃]
Start Threshold Voltage (VSTART) vs. Ta Stop Threshold Voltage (VSTOP) vs. Ta
7
www.DataSheet4U.com
FSDH321, FSDL321
1.20 1.20
1.00 1.00
0.80
Normalized
Normalized
0.80
0.60 0.60
0.40 0.40
0.20 0.20
0.00 0.00
-50 0 50 100 150 -50 0 50 100 150
T emp[℃] T emp[℃]
Feedback Source Current (IFB) vs. Ta Start Up Charging Current (ICH) vs. Ta
1.20 1.20
1.00 1.00
0.80
Normalized
Normalized
0.80
0.60 0.60
0.40 0.40
0.20 0.20
0.00 0.00
-50 0 50 100 150 -50 0 50 100 150
T emp[℃] T emp[ ℃]
Peak Current Limit (ILIM) vs. Ta Burst Peak Current (IBUR(pk)) vs. Ta
1.20
1.00
Normalized
0.80
0.60
0.40
0.20
0.00
-50 0 50 100 150
T emp[℃]
8
www.DataSheet4U.com
FSDH321, FSDL321
Functional Description
3. Leading Edge Blanking (LEB) : At the instant the inter-
nal Sense FET is turned on, the primary side capacitance and
1. Startup : In previous generations of Fairchild Power secondary side rectifier diode reverse recovery typically
Switches (FPSTM) the Vstr pin had an external resistor to the cause a high current spike through the Sense FET. Excessive
DC input voltage line. In this generation the startup resistor voltage across the Rsense resistor leads to incorrect feedback
is replaced by an internal high voltage current source and a operation in the current mode PWM control. To counter this
switch that shuts off when 15ms goes by after the supply effect, the FPS employs a leading edge blanking (LEB) cir-
voltage, Vcc, gets above 12V. The source turns back on if cuit. This circuit inhibits the PWM comparator for a short
Vcc drops below 8V. time (tLEB) after the Sense FET is turned on.
Vin,dc
ISTR 4. Protection Circuits : The FPS has several protective
functions such as over load protection (OLP), over voltage
protection (OVP), abnormal over current protection
Vstr
(AOCP), under voltage lock out (UVLO) and thermal shut-
Vcc Vcc<8V
down (TSD). Because these protection circuits are fully inte-
UVLO on
J-FET grated inside the IC without external components, the
15ms after ICH
Vcc≥12V reliability is improved without increasing cost. Once a fault
UVLO off condition occurs, switching is terminated and the Sense FET
remains off. This causes Vcc to fall. When Vcc reaches the
UVLO stop voltage VSTOP (8V), the protection is reset and
the internal high voltage current source charges the Vcc
capacitor via the Vstr pin. When Vcc reaches the UVLO
Figure 4. High Voltage Current Source start voltage VSTART (12V), the FPS resumes its normal
operation. In this manner, the auto-restart can alternately
enable and disable the switching of the power Sense FET
until the fault condition is eliminated.
2. Feedback Control : The FSDx321 employs current mode
control, as shown in Figure 5. An opto-coupler (such as the
H11A817A) and shunt regulator (such as the KA431) are
typically used to implement the feedback network. Compar- 4.1 Over Load Protection (OLP) : Overload is defined as
ing the feedback voltage with the voltage across the Rsense the load current exceeding a pre-set level due to an unex-
resistor plus an offset voltage makes it possible to control the pected event. In this situation, the protection circuit should
switching duty cycle. When the KA431 reference pin volt- be activated in order to protect the SMPS. However, even
age exceeds the internal reference voltage of 2.5V, the opto- when the SMPS is operating normally, the over load protec-
coupler LED current increases, the feedback voltage Vfb is tion (OLP) circuit can be activated during the load transition.
pulled down and it reduces the duty cycle. This event typi- In order to avoid this undesired operation, the OLP circuit is
cally happens when the input voltage is increased or the out- designed to be activated after a specified time to determine
put load is decreased. whether it is a transient situation or an overload situation. In
conjunction with the Ipk current limit pin (if used) the cur-
rent mode feedback path would limit the current in the Sense
FET when the maximum PWM duty cycle is attained. If the
Vcc Vcc
output consumes more than this maximum power, the output
5uA 0.9mA
voltage (Vo) decreases below its rating voltage. This reduces
Vo Vfb
the current through the opto-coupler LED, which also
3 OSC
CFB
+ D1 D2
2.5R reduces the opto-coupler transistor current, thus increasing
VFB
VFB,in
Gate
the feedback voltage (VFB). If VFB exceeds 3V, the feed-
- R driver back input diode is blocked and the 5uA current source (IDE-
431
LAY) starts to charge Cfb slowly up to Vcc. In this condition,
VFB increases until it reaches 6V, when the switching opera-
OLP tion is terminated as shown in Figure 6. The shutdown delay
VSD
time is the time required to charge Cfb from 3V to 6V with
5uA current source.
9
www.DataSheet4U.com
FSDH321, FSDL321
PWM
VFB COMPARATOR
VFB,in CLK
Over Load Protection LEB Drain
Gate Driver
6V
Vsense
AOCP
COMPARATOR S Q
R
3V
VAOCP Rsense
t12= CFB×(V(t2)-V(t1)) / IDELAY
t1 t2 t
10
www.DataSheet4U.com
FSDH321, FSDL321
5. Soft Start : The FPS has an internal soft start circuit that Burst Burst
slowly increases the feedback voltage together with the Operation Operation
Sense FET current after it starts up. The typical soft start VFB Normal
Operation
time is 15msec, as shown in Figure 8, where progressive
increments of the Sense FET current are allowed during the VBURH
start-up phase. The pulse width to the power switching
VBURL
device is progressively increased to establish the correct
Current
working conditions for transformers, inductors, and capaci- Waveform
tors. The voltage on the output capacitors is progressively Switching Switching
OFF OFF
increased with the intention of smoothly establishing the
required output voltage. It also helps to prevent transformer
saturation and reduce the stress on the secondary diode. +
VBURH -
IFB
Vfb IDELAY Normal
Current limit 3 PWM
0.4A 2.5R Burst
R
t MOSFET
Current
103kHz
100kHz
97kHz
4ms t
11
www.DataSheet4U.com
FSDH321, FSDL321
Vcc Vcc
0.8kΩ
Ipk
Frequency (MHz) 4 SenseFET
Current
Sense
Rx
Figure 11. KA5-series FPS Full Range EMI scan(67KHz,
no Frequency Modulation) with DVD Player SET
ing Rx between the Ipk pin and the ground. The value of the
Rx can be estimated by the following equations:
X = Rx || 2.8kΩ .
Frequency (MHz)
12
www.DataSheet4U.com
FSDH321, FSDL321
Application Tips
Glue or Varnish
Ceramic Capacitor
13
www.DataSheet4U.com
FSDH321, FSDL321
Features
• High efficiency (>70% at full load, full input range)
• Low standby mode power consumption (<1W at DC 375V input and 0.5W load)
• Low component count
• Enhanced system reliability through various protection functions
• Low EMI through frequency modulation
• Internal soft-start (15ms)
1. Schematic
D 201 L 201
T1 10uH
140~ 375 EE1625 SB360 5V
VDC (+/-5%)
1 10 2A
INPUT C 201 C 203
R 102 C 101 1000uF 470uF
100kΩ 10nF 16V 16V
1W 630V 7
2
R 101
680kΩ D 101
1W UF 4007
3
D 102 R 103
1N 4937 10Ω
M Vcc 4
5
IC101 Vstr C 102
FSDx321 Drain 6,7,8 47uF
3 D 103 50V R 104
Vfb 1N 4937
2 10Ω
Vcc
5
ZD1
C104 GND
18V ZD2
22nF 1 18V
R 202
6 330Ω
IC 301
H11A 817A
R 203
C 103 2kΩ
10uF R 201
C 202
50V 1kΩ
100nF
C301 R 204
IC201
2.2nF 2kΩ
KA431
14
www.DataSheet4U.com
FSDH321, FSDL321
EE1625
Np/2 1
Na
10
Np/2 2 N5V Np/2
3 9
NM Vcc
8
NM Vcc 4 N5V
5 7 Np/2
Na
3. Winding Specification
P in (S → F ) W ire T u rn s W in d in g M e th o d
N p /2 3 → 2 0 .1 5 φ × 1 80 S o le n o id w in d in g
In s u la tio n : P o ly e s te r T a p e t = 0 .0 5 0 m m , 3 L a y e rs
N 5V 10 → 7 0 .5 5 φ × 1 12 S o le n o id w in d in g
In s u la tio n : P o ly e s te r T a p e t = 0 .0 5 0 m m , 3 L a y e rs
N M V cc 4 → 6 0 .2 0 φ × 1 40 S o le n o id w in d in g
In s u la tio n : P o ly e s te r T a p e t = 0 .0 5 0 m m , 3 L a y e rs
N P /2 2 → 1 0 .1 5 φ × 1 80 S o le n o id w in d in g
In s u la tio n : P o ly e s te r T a p e t = 0 .0 5 0 m m , 3 L a y e rs
Na 5 → 6 0 .2 0 φ × 1 34 S o le n o id w in d in g
O u te r In s u la tio n : P o ly e s te r T a p e t = 0 .0 5 0 m m , 3 L a y e rs
4. Electrical Characteristics
P in Spec. R e m a rk
In d u c ta n c e 1- 3 1 .8 m H 1kH z, 1V
Leakage 1- 3 100 uH 2 n d s id e a ll s h o r t
15
www.DataSheet4U.com
FSDH321, FSDL321
16
www.DataSheet4U.com
FSDH321, FSDL321
Package Dimensions
8DIP
17
www.DataSheet4U.com
FSDH321, FSDL321
8LSOP
18
www.DataSheet4U.com
FSDH321, FSDL321
Ordering Information
19
www.DataSheet4U.com
FSDH321, FSDL321
DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY
PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY
LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER
DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.
www.fairchildsemi.com