Am27c010 128kb Cmos Eprom Datasheet
Am27c010 128kb Cmos Eprom Datasheet
Am27c010 128kb Cmos Eprom Datasheet
Am27C010
1 Megabit (131,072 x 8-Bit) CMOS EPROM
DISTINCTIVE CHARACTERISTICS
■ Fast access time ■ Latch-up protected to 100 mA from –1 V to
— 45 ns maximum access time VCC + 1 V
■ High noise immunity
■ Low power consumption
■ Versatile features for simple interfacing
— 20 µA typical CMOS standby current
— Both CMOS and TTL input/output compatibility
■ JEDEC-approved pinout
— Two line control functions
■ Single +5 V power supply
■ ± 10% power supply tolerance available ■ Compact 32-pin DIP, PDIP, TSOP, PLCC
packages
■ 100% Flashrite™ programming
— Typical programming time of 16 seconds
GENERAL DESCRIPTION
The Am27C010 is a 1 Megabit ultraviolet erasable pro- controls, thus eliminating bus contention in a multiple
grammable read-only memory. It is organized as 128K bus microprocessor system.
words by 8 bits per word, operates from a single +5 V
AMD’s CMOS process technology provides high
supply, has a static standby mode, and features fast
speed, low power, and high noise immunity. Typical
single address location programming. Products are
power consumption is only 100 mW in active mode,
available in windowed ceramic DIP packages as well
and 100 µW in standby mode.
as plastic one time programmable (OTP) PDIP, TSOP,
and PLCC packages. All signals are TTL levels, including programming sig-
nals. Bit locations may be programmed singly, in
Typically, any byte can be accessed in less than 45 ns,
blocks, or at random. The Am27C010 supports AMD’s
allowing high-performance microprocessors to oper-
Flashrite programming algorithm (100 µs pulses) re-
ate without wait states. The Am27C010 offers sepa-
sulting in a typical programming time of 16 seconds.
rate Output Enable (OE) and Chip Enable (CE)
BLOCK DIAGRAM
VCC Data Outputs
DQ0–DQ7
VSS
VPP
OE Output Enable
Chip Enable Output
CE and Buffers
PGM Prog Logic
Y Y
Decoder Gating
A0–A16
Address
Inputs X 1,048,576
Decoder Bit Cell
Matrix
10205F-1
CONNECTION DIAGRAMS
Top View
PDIP PLCC
PGM (P)
VPP 1 32 VCC
VCC
A12
A15
A16
VPP
NC
A16 2 31 PGM (P)
A15 3 30 NC
4 3 2 1 32 31 30
A12 4 29 A14
A7 5 28 A13 A7 5 29 A14
A6 6 27 A8 A6 6 28 A13
A5 7 26 A9 A5 7 27 A8
A4 8 25 A11 A4 8 26 A9
A3 9 24 OE (G) A3 9 25 A11
A2 10 23 A10 A2 10 24 OE (G)
A1 11 22 CE (E) A1 11 23 A10
A0 12 21 DQ7 A0 12 22 CE (E)
DQ0 13 20 DQ6 DQ0 13 21 DQ7
DQ1 14 19 DQ5 14 15 16 17 18 19 20
DQ2 15 18 DQ4
DQ1
DQ2
VSS
DQ3
DQ4
DQ5
DQ6
VSS 16 17 DQ3
10205F-2 10205F-3
Notes:
1. JEDEC nomenclature is in parenthesis.
2. The 32-pin DIP to 32-pin PLCC configuration varies from the JEDEC 28-pin DIP to 32-pin PLCC configuration.
TSOP
A11 1 32 OE
A9 2 31 A10
A8 3 30 CE
A13 4 29 DQ7
A14 5 28 DQ6
NC 6 27 DQ5
PGM 7 26 DQ4
VCC 8 25 DQ3
VPP 9 24 VSS
A16 10 23 DQ2
A15 11 22 DQ1
A12 12 21 DQ0
A7 13 20 A0
A6 14 19 A1
A5 15 18 A2
A4 16 17 A3
2-58 Am27C010
A M E N D M E N T
ORDERING INFORMATION
UV EPROM Products
AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed
by a combination of:
AM27C010 -45 D C 5 B
OPTIONAL PROCESSING
Blank = Standard Processing
B = Burn-In
VOLTAGE TOLERANCE
5 = VCC ± 5%, 45 ns only
See Product Selector Guide and
Valid Combinations
TEMPERATURE RANGE
C = Commercial (0°C to +70°C)
I = Industrial (–40°C to +85°C)
E = Extended (–55°C to +125°C)
PACKAGE TYPE
D = 32-Pin Ceramic DIP (CDV032)
SPEED OPTION
See Product Selector Guide and
Valid Combinations
DEVICE NUMBER/DESCRIPTION
Am27C010
1 Megabit (128K x 8-Bit) CMOS UV EPROM
AM27C010-255
DC, DCB, DI, DIB
VCC = 5.0 V ± 5%
ORDERING INFORMATION
OTP EPROM Products
AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed
by a combination of:
AM27C010 -45 J C 5
OPTIONAL PROCESSING
Blank = Standard Processing
VOLTAGE TOLERANCE
5 = VCC ± 5%, -45 ns only
See Product Selector Guide and
Valid Combinations
TEMPERATURE RANGE
C = Commercial (0°C to +70°C)
I = Industrial (–40°C to +85°C)
PACKAGE TYPE
P = 32-Pin Plastic DIP (PD 032)
J = 32-Pin Rectangular Plastic Leaded Chip
Carrier (PL 032)
E = 32-Pin Thin Small Outline Package
(TSOP) Standard Pinout (TS 032)
SPEED OPTION
See Product Selector Guide and
Valid Combinations
DEVICE NUMBER/DESCRIPTION
Am27C010
1 Megabit (128K x 8-Bit) CMOS OTP EPROM
AM27C010-200
AM27C010-255
VCC = 5.0 V ± 5%
Am27C010 2-61
AMD
2-62 Am27C010
A M E N D M E N T
30 30
25 25
Supply Current
Supply Current
in mA
in mA
20 20
15 15
10 10
1 2 3 4 5 6 7 8 9 10 –75 –50 –25 0 25 50 75 100 125 150
Frequency in MHz Temperature in °C
Figure 1. Typical Supply Current Figure 2. Typical Supply Current
vs. Frequency vs. Temperature
VCC = 5.5 V, T = 25°C VCC = 5.5 V, f = 10 MHz
10205F-6 10205F-7
2-64 Am27C010
A M E N D M E N T
CAPACITANCE
CDV032 PL 032 PD 032 TS 032
Parameter Parameter Test
Symbol Description Conditions Typ Max Typ Max Typ Max Typ Max Unit
Input
CIN VIN = 0 9 12 8 12 8 12 10 12 pF
Capacitance
Output
COUT VOUT = 0 13 15 11 14 11 14 12 14 pF
Capacitance
Notes:
1. This parameter is only sampled and not 100% tested.
2. TA = +25°C, f = 1 MHz.
AC CHARACTERISTICS
Parameter
Symbols Am27C010
Parameter Test
JEDEC Standard Description Conditions -45 -55 -70 -90 -120 -150 -200 -255 Unit
CE,
tAVQV tACC Address to Output Delay Max 45 55 70 90 120 150 200 250 ns
OE = VIL
Notes:
1. Caution: Do not remove the Am27C010 from (or insert it into) a socket or board that has VPP or VCC applied.
2. VCC must be applied simultaneously or before VPP, and removed simultaneously or after VPP.
3. This parameter is sampled and not 100% tested.
4. Switching characteristics are over operating range, unless otherwise specified.
5. Test Conditions for Am27C010-45 and -55:
Output Load: 1 TTL gate and CL = 30 pF
Input rise and fall times: 20 ns
Input pulse levels: 0.0 V to 3.0 V
Timing measurement reference level Inputs and Outputs: 1.5 V
Test Conditions for all others:
Output Load: 1 TTL gate and CL = 100 pF
Input rise and fall times: 20 ns
Input pulse levels: 0.45 V to 2.4 V
Timing measurement reference level Inputs and Outputs: 0.8 and 2.0 V
IN3064
or Equivalent 2.7 kΩ
Device
Under
Test
CL 6.2 kΩ
Diodes = IN3064
or Equivalent
Notes:
For -45 and -55: CL = 30 pF including jig capacitance
For all others: CL = 100 pF including jig capacitance
10205F-8
3V 2.4 V
2.0 V 2.0 V
0.8 V 0.8 V
0V 0.45 V
Input Output Input Output
AC Testing for -45 and -55 devices: Inputs are driven at 3.0 V AC Testing (except for -45 and -55 devices): Inputs are driven
for a logic “1” and 0 V for a logic “0”. Input pulse rise and fall at 2.4 V for a logic “1” and 0.45 V for a logic “0”. Input pulse
times are ≤20 ns. rise and fall times are ≤20 ns.
10205F-9
Trademarks
Must Be Will Be
Steady Steady
May Will Be
Change Changing
from H to L from H to L
May Will Be
Change Changing
from L to H from L to H
SWITCHING WAVEFORMS
2.4
2.0 Addresses Valid 2.0
Addresses
0.8 0.8
0.45
CE
tCE
OE
tDF
tOE (Note 2)
tACC tOH
(Note 1)
High Z High Z
Output Valid Output
Notes: 10205F-10
1. OE may be delayed up to tACC–tOE after the falling edge of the addresses without impact on tACC.
2. tDF is specified from OE or CE, whichever occurs first.
Am27C010 2-67