Switching From The L6561 To The L6562: AN1757 Application Note
Switching From The L6561 To The L6562: AN1757 Application Note
Switching From The L6561 To The L6562: AN1757 Application Note
APPLICATION NOTE
1 INTRODUCTION
Conceived on the same core of the L6561 and pin-to-pin compatible with it (see fig. 1), the L6562 is the new
ST's Transition Mode (TM) controller for high Power Factor Corrector stages: the replacement can be done with
minimum or no modification of a stage designed with the L6561.
As the building blocks of these two IC's are the same (fig. 1), one can design with the L6562 using the guidelines
given for L6561, in particular in the ST Application Note 966 ("L6561, enhanced transition mode power factor
corrector"). All the documentation produced for L6561 can be easily adapted to the L6562 ([1] [2] [3] [4]).
The first paragraph of this Application Note is dedicated to explain the differences in terms of Electrical Charac-
teristics between these two controllers: it will be clear that these modifications do not require component chang-
ing when switching from L6561 to L6562.
Besides providing good results in term of power factor, this new IC considerably reduces the Total Harmonic
Distortion (THD) without need for external components: an innovative circuit improves the behavior of the sys-
tem reducing the conduction dead-angle that occurs to the AC input current near the zero-crossings of the line
voltage (paragraph 3) making easier the compliancy with regulation.
The increased gate driver capability (typically 600mA sourcing and 800mA sinking) makes the L6562 suitable
for a wide range of applications (with output power up to 300W).Based on that, L6562 can be fit the following
applications: Lighting, IEC61000-3-2 compliant SMPS (TV, Desktop, PC, Monitors…), hi-end AC-DC adapter/
charger, entry level server & web server.
COMP MULT CS
2 3 4
1
INV - MULTIPLIER & 40K
2.5V
+ THD OPTIMIZER
5pF
VOLTAGE OVER-VOLTAGE
REGULATOR DETECTION VCC
8 15V
VCC
7V INTERNAL R
25V SUPPLY Q
R1 S
7
+ UVLO DRIVER GD
VREF2
R2 -
ZERO CURRENT
- DETECTION
2.1V STARTER
6 +
GND 1.6V
DISABLE
5
ZCD D03IN1465
www.BDTIC.com/ST
AN1757 APPLICATION NOTE
ELECTRICAL CHARACTERISTICS
L6561 L6562
Symbol Parameter Test condition Unit
Min Typ Max Min Typ Max
SUPPLY VOLTAGE
VCC Operating range After turn-on 10.3 18 10.3 22 V
The supply voltage upper limit is extended to 22V (min.) to provide more headroom for supply voltage changes.
This also makes it easier to fit the supply voltage of the L6562 to that of the cascaded DC-DC converter control
IC.
SUPPLY CURRENT
Symbol Parameter Test condition L6561 L6562 Unit
ISTART-UP Start-up current before turn-on (VCC =11V) 20 50 90 40 70 µA
The consumption of the chip has been reduced providing an advantage in terms of power dissipation on the
start-up resistors, if used, and consumption of the self-supply circuit.
MULTIPLIER INPUT
Symbol Parameter Test condition L6561 L6562 Unit
K Gain VMULT =1V, VCOMP=4V 0.45 0.6 0.75 0.5 0.6 0.7 1/V
The improved control process allows reducing the statistical spread of this parameter; this change does not im-
pact on the application design but improves reliability of IC's quiescent point
ERROR AMPLIFIER
Symbol Parameter Test condition L6561 L6562 Unit
ICOMP Source Current VCOMP=4V, VINV=2.4V -2 -4 -8 -2 -3.5 -5 mA
The improved control process allows reducing the statistical spread of this parameter; this change does not im-
pact on the application design but improves reliability of IC's quiescent point.
CURRENT SENSE COMPARATOR
Symbol Parameter Test condition L6561 L6562 Unit
td(H-L) Delay to Output 200 450 200 350 ns
0 15 mV
VCOMP=2.5V 5 mV
2/9
www.BDTIC.com/ST
AN1757 APPLICATION NOTE
The maximum propagation delay (Delay to output) of the current loop has been reduced: this provides advan-
tages at both light load (lowering the minimum duty cycle) and heavy load (reducing the amount of peak inductor
current exceeding the programmed value).
Offset of the current sense comparator: in the L6561 it depends on the manufacturing process; in the L6562
such parameter is kept under control because it defines the amount of correction introduced by the internal THD
corrector circuit (see paragraph "3. THD optimizer circuit").
ZERO CURRENT DETECTOR
VZCDH Upper clamp voltage for L6561: IZCD=-3mA 4.7 5.2 6.1 5.0 5.7 6.5 V
for L6562: IZCD=-2.5mA
Upper clamp voltage: the change does not have impact on the application design; it just reflects a change of
internal structure that reduces temperature drift.
The source and sink current capabilities for the L6562 are lower than the relevant in the L6561: this is the
effect of the reduced spread of these two parameters. From the application design point of view this leads to a
higher value for the minimum resistance connected between the auxiliary winding and the ZCD pin (R6 in the
schematic of Figure 5). Generally this is not a key issue because the value for this resistor is kept much higher
than the minimum calculated, to achieve optimum MOSFET turn-on.
The restart threshold, not specified in the L6561 though present, is specified in the L6562.
The restart current after disable has been reduced to limit IC consumption while disabled.
STARTER
The improved control process allows reducing the statistical spread of this parameter; this change does not im-
pact on the application design
OUTPUT OVERVOLTAGE
This parameter, not specified in the L6561 though present, is specified in the L6562
3/9
www.BDTIC.com/ST
AN1757 APPLICATION NOTE
VOclamp Output clamp volt- IGDsource = 5mA; Vcc = 20V not present 10 12 15 V
age
Dropout voltage: this is a fixed offset due to the internal driver structure that has been changed.
Current Rise and fall time: the driver modification has led to a lower driver dynamic resistance and the effect
is the reduction of fall and rise time of the driver current.
Output Clamp voltage: the high-level voltage of this pin is clamped at about 12V to avoid excessive gate volt-
ages in case the pin is supplied with a high Vcc.
(*): the aim of this feature is to avoid undesired MOSFET turn-on due to spurious spikes when the IC is under
UVLO condition. In the L6561 this feature is characterized through the current that the GD pin is able to sink
under the given test conditions.
For the L6562 it is guaranteed that over the whole UVLO range, the GD pin is able to sink up to 10mA without
exceeding 1.1V, a voltage definitely lower than the turn-on threshold of the MOS.
D03IN1466
12
10
8
L6561
6
L6562
4
2
85 110 135 175 220 265
4/9
www.BDTIC.com/ST
AN1757 APPLICATION NOTE
A major cause of this distortion is the inability of the system to transfer energy effectively when the instanta-
neous line voltage is very low. This effect is magnified by the high-frequency filter capacitor placed after the
bridge rectifier, which retains some residual voltage that causes the diodes of the bridge rectifier to be reverse-
biased and the input current flow to temporarily stop.
To overcome this issue, the circuit embedded in the L6562 forces the PFC pre-regulator to process more energy
near the line voltage zero-crossings as compared to that commanded by the control loop. This will result in both
minimizing the time interval where energy transfer is lacking and fully discharging the high-frequency filter ca-
pacitor after the bridge.
Figure 3 shows the THD corrector circuit block diagram and the waveforms in the significant points; the multiplier
has two inputs: the first one is a fraction of the rectified input voltage and the second one is the output of L6562
error amplifier. The multiplier output is the product of these two quantities and (ideally) is a rectified sinusoid
whose peak amplitude decreases by increasing the input voltage.
This waveform represents the threshold that the current sense voltage must cross to trigger the PWM compar-
ator (see fig. 1).
Essentially the THD improvement circuit artificially increases the ON-time of the power switch with a positive
offset added to the output of the multiplier in the proximity of the line voltage zero-crossings. This offset is re-
duced as the instantaneous line voltage increases, so that it becomes negligible as the line voltage moves to-
ward the top of the sinusoid.
The effect of the circuit is shown in the figure 4, where the key waveforms of a standard TM PFC controller are
compared to those of the L6562.
To maximally benefit from the THD optimizer circuit, the high-frequency filter capacitor after the bridge rectifier
should be minimized, compatibly with EMI filtering needs. A large capacitance, in fact, introduces a conduction
dead-angle of the AC input current in itself - even with an ideal energy transfer by the PFC pre-regulator - thus
making the action of the optimizer circuit little effective.
COMP
+
MULT MULTIPLIER to PWM
+ COMPARATOR
OFFSET
GENERATOR
30mV
@ Vac1
@ Vac2 > Vac1 D03IN1467
5/9
www.BDTIC.com/ST
AN1757 APPLICATION NOTE
Imains
Input current Imains
Input current
Vdrain
MOSFET's drain voltage Vdrain
MOSFET's drain voltage
T1 D1 NTC
R11 VO=400V
R4 R14 C23 PO=80W
C5
R51
R1 R5 D8 D2 R6 R12
C3
R5
C1
+
B1 5 2
FUSE R2 8 1
Vac 3 L6562
- R7
(85V to 265V) 7 Q1 R13 C6
R3 C29 C4 C2 6 4
R15
C7 R8 R9 R10
D03IN1468
6/9
www.BDTIC.com/ST
AN1757 APPLICATION NOTE
PART LIST
R1 750kΩ 1% R14 100Ω, 5% C6 47µF, 450V
Figure 6. EVAL6562N-80W: efficiency (left, in %) and Power Factor (right) vs. input voltage
D03IN1469 D03IN1470
98
97 1
Full load
Full load
96 0.95
Half load
95 0.90
Half load
94 0.85
93 0.80
92 0.75
85 110 135 175 220 265 (VAC) 85 110 135 175 220 265 (VAC)
7/9
www.BDTIC.com/ST
AN1757 APPLICATION NOTE
D4
D2 NTC
R16
R4 R6 C7
C5
R8
R1 R5 D1 D3 R7 R15
C6
R9
C1
+
B1 5 2
FUSE R2 8 1
D03IN1471
PART LIST:
R1, R2 910kΩ 1% R17 9.53KΩ, 1% C9 OPEN
8/9
www.BDTIC.com/ST
AN1757 APPLICATION NOTE
D03IN1472 D03IN1473
98
1 97
Full load
0.996 96
Full load Half load
0.992 95
Half load
0.988 94
0.984 93
0.980 92
88 110 135 175 220 265 (VAC) 88 110 135 175 220 265 (VAC)
12
10
8
Half load
6
Full load
2
88 110 135 175 220 265 (VAC)
REFERENCES
AN1007: "L6561 - BASED SWITCHER REPLACES MAG AMPS IN SILVER BOXES"
AN1059: "DESIGN EQUATIONS OF HIGH - POWER - FACTOR FLYBACK CONVERTERS BASED ON THE
L6561"
AN1060: "FLYBACK CONVERTERS WITH THE L6561 PFC CONTROLLER"
AN1089: "CONTROL LOOP MODELING OF L6561 - BASED TM PFC"
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences
of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted
by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject
to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not
authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.
9/9
www.BDTIC.com/ST