Computing Ds 4Gb DDR3 (B-Ver) Based UDIMM (Rev.1.0)
Computing Ds 4Gb DDR3 (B-Ver) Based UDIMM (Rev.1.0)
Computing Ds 4Gb DDR3 (B-Ver) Based UDIMM (Rev.1.0)
DDR3 SDRAM
Unbuffered DIMMs
Based on 4Gb B-Die
HMT451U6BFR8C
HMT451U7BFR8C
HMT41GU6BFR8C
HMT41GU7BFR8C
*SK hynix reserves the right to change products or specifications without notice.
Ordering Information
# of
Part Number Density Organization Component Composition FDHS
ranks
CAS
tCK tRCD tRP tRAS tRC
MT/s Grade Latency CL-tRCD-tRP
(ns) (ns) (ns) (ns) (ns)
(tCK)
*SK hynix DRAM devices support optional downbinning to CL11, CL9 and CL7. SPD setting is programmed to match.
Speed Grade
Frequency [Mbps]
Grade Remark
CL6 CL7 CL8 CL9 CL10 CL11 CL12 CL13
Address Table
A0–A15 SDRAM address bus SCL I2C serial bus clock for EEPROM
BA0–BA2 SDRAM bank select SDA I2C serial bus data line for EEPROM
RAS SDRAM row address strobe SA0–SA2 I2C slave address select for EEPROM
CAS SDRAM column address strobe VDD* SDRAM core power supply
WE SDRAM write enable VDDQ* SDRAM I/O Driver power supply
S0–S1 DIMM Rank Select Lines VREFDQ SDRAM I/O reference supply
SDRAM command/address reference
CKE0–CKE1 SDRAM clock enable lines VREFCA
supply
ODT0–ODT1 On-die termination control lines VSS Power supply return (ground)
DQ0–DQ63 DIMM memory data bus VDDSPD Serial EEPROM positive power supply
CB0–CB7 DIMM ECC check bits NC Spare pins (no connect)
SDRAM data strobes Memory bus analysis tools
DQS0–DQS8 TEST
(positive line of differential pair) (unused on memory DIMMS)
SDRAM data strobes
DQS0–DQS8 RESET Set DRAMs to Known State
(negative line of differential pair)
SDRAM data masks/high data strobes
DM0–DM8 VTT SDRAM I/O termination supply
(x8-based x72 DIMMs)
SDRAM clocks
CK0–CK1 RSVD Reserved for future use
(positive line of differential pair)
SDRAM clocks
CK0–CK1 - -
(negative line of differential pair)
*The VDD and VDDQ pins are tied common to a single power-plane on these designs
57 VDD VDD 177 A82 A82 118 SCL SCL 238 SDA SDA
58 A52 A52 178 A62 A62 119 SA2 SA2 239 VSS VSS
59 A42 A42 179 VDD VDD 120 VTT VTT 240 VTT VTT
EVENT
SCL
SDA SA0
EVENT
SPD with SA1
SCL Integrated SA2
SA0 SDA TS
SA1
SA2
Active Range,
- ± 0.5 ± 1.0 °C
75°C < TA < 95°C
Resolution 0.25 °C
Rating
Symbol Parameter Units Notes
Min. Typ. Max.
VDD Supply Voltage 1.425 1.500 1.575 V 1,2
VDDQ Supply Voltage for Output 1.425 1.500 1.575 V 1,2
Notes:
1. Under all conditions, VDDQ must be less than or equal to VDD.
2. VDDQ tracks with VDD. AC parameters are measured with VDD and VDDQ tied together.
VDD
VRef(t)
VRef ac-noise
VRef(DC) VRef(DC)max
VDD/2
VRef(DC)min
VSS
time
The voltage levels for setup and hold time measurements VIH(AC), VIH(DC), VIL(AC), and VIL(DC) are depen-
dent on VRef.
“VRef ” shall be understood as VRef(DC), as defined in figure above.
This clarifies that dc-variations of VRef affect the absolute voltage a signal has to reach to achieve a valid
high or low level and therefore the time to which setup and hold is measured. System timing and voltage
budgets need to account for VRef(DC) deviations from the optimum position within the data-eye of the input
signals.
This also clarifies that the DRAM setup/hold specification and derating values need to include time and
voltage associated with VRefac-noise. Timing and voltage effects due to ac-noise on VRef up to the speci-
fied limit (+/- 1% of VDD) are included in DRAM timings and their associated deratings.
tDVAC
VIL.DIFF.AC.MIN
Differential Input Voltage(i.e.DQS - DQS#, CK - CK#)
VIL.DIFF.MIN
0
half cycle
VIL.DIFF.MAX
VIL.DIFF.AC.MAX
tDVAC
time
VDD or VDDQ
VSEHmin
VSEH
VDD/2 or VDDQ/2
CK or DQS
VSELmax
VSEL
VSS or VSSQ
time
Vix Definition
Delta
TRdiff
VIHdiffmin
VILdiffmax
Delta
TFdiff
Differential Input Slew Rate Definition for DQS, DQS and CK, CK
Delta TRse
Single Ended Output Voltage(l.e.DQ)
VOH(AC)
V∏
VOl(AC)
Delta TFse
Delta
TRdiff
Differential Output Voltage(i.e. DQS-DQS)
VOHdiff(AC)
VOLdiff(AC)
Delta
TFdiff
VDDQ
25 Ohm
CK, CK DQ
DUT VTT = VDDQ/2
DQS
DQS
Maximum Amplitude
Overshoot Area
VDD
Volts
(V)
VSS
Undershoot Area
Maximum Amplitude
Time (ns)
Maximum Amplitude
Overshoot Area
VDDQ
Volts
(V)
VSSQ
Undershoot Area
Maximum Amplitude
Time (ns)
Parameter RTT_Nom Setting 512Mb 1Gb 2Gb 4Gb 8Gb Units Notes
REF command ACT or
tRFC 90 110 160 260 350 ns
REF command time
Average periodic 0 C TCASE 85 C 7.8 7.8 7.8 7.8 7.8 us
tREFI
refresh interval 85 C TCASE 95 C 3.9 3.9 3.9 3.9 3.9 us
Notes:
1. Users should refer to the DRAM supplier data sheet and/or the DIMM SPD to determine if DDR3 SDRAM devices
support the following options or requirements referred to in this materia.
49.5
ACT to ACT or REF
tRC (49.125)5,10 — ns
command period
Note:
1. Stress greater than those listed may cause permanent damage to the device. This is a stress rating only, and
device functional operation at or above the conditions indicated is not implied. Expousure to absolute maximum
rating conditions for extended periods may affect reliablility.
2. Up to 9850 ft.
3. The designer must meet the case temperature specifications for individual module components.
In this chapter, IDD and IDDQ measurement conditions such as test load and patterns are defined. Figure
below (Measurement Setup and Test Load for IDD and IDDQ (optional) Measurements) shows the setup
and test load for IDD and IDDQ measurements.
• IDD currents (such as IDD0, IDD1, IDD2N, IDD2NT, IDD2P0, IDD2P1, IDD2Q, IDD3N, IDD3P, IDD4R,
IDD4W, IDD5B, IDD6, IDD6ET and IDD7) are measured as time-averaged currents with all VDD balls
of the DDR3 SDRAM under test tied together. Any IDDQ current is not included in IDD currents.
• IDDQ currents (such as IDDQ2NT and IDDQ4R) are measured as time-averaged currents with all
VDDQ balls of the DDR3 SDRAM under test tied together. Any IDD current is not included in IDDQ cur-
rents.
Attention: IDDQ values cannot be directly used to calculate IO power of the DDR3 SDRAM. They can
be used to support correlation of simulated IO power to actual IO power as outlined in the Figure
below (Correlation from simulated Channel IO Power to actual Channel IO Power supported by IDDQ
Measurement). In DRAM module application, IDDQ cannot be measured separately since VDD and
VDDQ are using on merged-power layer in Module PCB.
For IDD and IDDQ measurements, the following definitions apply:
VDD VDDQ
RESET
CK/CK
DDR3
SDRAM
CKE DQS, DQS RTT = 25 Ohm
CS DQ, DM, VDDQ/2
RAS, CAS, WE TDQS, TDQS
A, BA
ODT
ZQ
VSS VSSQ
Measurement Setup and Test Load for IDD and IDDQ (optional) Measurements
[Note: DIMM level Output test load condition may be different from above
Channel
IDDQ IDDQ
IO Power
Simulation Simulation
Simulation
Correction
Channel IO Power
Number
CKE: High; External clock: On; tCK, nRC, nRAS, CL: see Table 1; BL: 8a); AL: 0; CS: High between ACT and
IDD0 PRE; Command, Address, Bank Address Inputs: partially toggling according to Table 3; Data IO: MID-LEVEL;
DM: stable at 0; Bank Activity: Cycling with one bank active at a time: 0,0,1,1,2,2,... (see Table 3); Output Buf-
fer and RTT: Enabled in Mode Registersb); ODT Signal: stable at 0; Pattern Details: see Table 3.
Operating One Bank Active-Precharge Current
CKE: High; External clock: On; tCK, nRC, nRAS, nRCD, CL: see Table 1; BL: 8a); AL: 0; CS: High between ACT,
IDD1 RD and PRE; Command, Address; Bank Address Inputs, Data IO: partially toggling according to Table 4; DM:
stable at 0; Bank Activity: Cycling with on bank active at a time: 0,0,1,1,2,2,... (see Table 4); Output Buffer and
RTT: Enabled in Mode Registersb); ODT Signal: stable at 0; Pattern Details: see Table 4.
CKE: High; External clock: On; tCK, CL: see Table 1; BL: 8a); AL: 0; CS: stable at 1; Command, Address, Bank
IDD2N Address Inputs: partially toggling according to Table 5; Data IO: MID_LEVEL; DM: stable at 0; Bank Activity: all
banks closed; Output Buffer and RTT: Enabled in Mode Registersb); ODT Signal: stable at 0; Pattern Details:
see Table 5.
Precharge Standby ODT Current
CKE: High; External clock: On; tCK, CL: see Table 1; BL: 8a); AL: 0; CS: stable at 1; Command, Address, Bank
IDD2NT Address Inputs: partially toggling according to Table 6; Data IO: MID_LEVEL; DM: stable at 0; Bank Activity: all
banks closed; Output Buffer and RTT: Enabled in Mode Registersb); ODT Signal: toggling according to Table 6;
Pattern Details: see Table 6.
Precharge Power-Down Current Slow Exit
CKE: Low; External clock: On; tCK, CL: see Table 1; BL: 8a); AL: 0; CS: stable at 1; Command, Address, Bank
IDD2P0
Address Inputs: stable at 0; Data IO: MID_LEVEL; DM: stable at 0; Bank Activity: all banks closed; Output Buf-
fer and RTT: Enabled in Mode Registersb); ODT Signal: stable at 0; Precharge Power Down Mode: Slow Exitc)
Precharge Power-Down Current Fast Exit
CKE: Low; External clock: On; tCK, CL: see Table 1; BL: 8a); AL: 0; CS: stable at 1; Command, Address, Bank
IDD2P1
Address Inputs: stable at 0; Data IO: MID_LEVEL; DM: stable at 0; Bank Activity: all banks closed; Output Buf-
fer and RTT: Enabled in Mode Registersb); ODT Signal: stable at 0; Precharge Power Down Mode: Fast Exitc)
Precharge Quiet Standby Current
CKE: High; External clock: On; tCK, CL: see Table 1; BL: 8a); AL: 0; CS: stable at 1; Command, Address, Bank
IDD2Q
Address Inputs: stable at 0; Data IO: MID_LEVEL; DM: stable at 0; Bank Activity: all banks closed; Output Buf-
CKE: High; External clock: On; tCK, CL: see Table 1; BL: 8a); AL: 0; CS: stable at 1; Command, Address, Bank
IDD3N Address Inputs: partially toggling according to Table 5; Data IO: MID_LEVEL; DM: stable at 0; Bank Activity: all
banks open; Output Buffer and RTT: Enabled in Mode Registersb); ODT Signal: stable at 0; Pattern Details: see
Table 5.
Active Power-Down Current
CKE: Low; External clock: On; tCK, CL: see Table 1; BL: 8a); AL: 0; CS: stable at 1; Command, Address, Bank
IDD3P
Address Inputs: stable at 0; Data IO: MID_LEVEL; DM: stable at 0; Bank Activity: all banks open; Output Buffer
CKE: High; External clock: On; tCK, CL: see Table 1; BL: 8a); AL: 0; CS: High between RD; Command, Address,
Bank Address Inputs: partially toggling according to Table 7; Data IO: seamless read data burst with different
IDD4R
data between one burst and the next one according to Table 7; DM: stable at 0; Bank Activity: all banks open,
RD commands cycling through banks: 0,0,1,1,2,2,...(see Table 7); Output Buffer and RTT: Enabled in Mode
CKE: High; External clock: On; tCK, CL: see Table 1; BL: 8a); AL: 0; CS: High between WR; Command, Address,
Bank Address Inputs: partially toggling according to Table 8; Data IO: seamless read data burst with different
IDD4W
data between one burst and the next one according to Table 8; DM: stable at 0; Bank Activity: all banks open,
WR commands cycling through banks: 0,0,1,1,2,2,...(see Table 8); Output Buffer and RTT: Enabled in Mode
CKE: High; External clock: On; tCK, CL, nRFC: see Table 1; BL: 8a); AL: 0; CS: High between REF; Command,
IDD5B Address, Bank Address Inputs: partially toggling according to Table 9; Data IO: MID_LEVEL; DM: stable at 0;
Bank Activity: REF command every nREF (see Table 9); Output Buffer and RTT: Enabled in Mode Registersb);
ODT Signal: stable at 0; Pattern Details: see Table 9.
Self-Refresh Current: Normal Temperature Range
TCASE: 0 - 85 oC; Auto Self-Refresh (ASR): Disabledd);Self-Refresh Temperature Range (SRT): Normale); CKE:
IDD6 Low; External clock: Off; CK and CK: LOW; CL: see Table 1; BL: 8a); AL: 0; CS, Command, Address, Bank
Address Inputs, Data IO: MID_LEVEL; DM: stable at 0; Bank Activity: Self-Refresh operation; Output Buffer
TCASE: 0 - 95 oC; Auto Self-Refresh (ASR): Disabledd);Self-Refresh Temperature Range (SRT): Extendede);
IDD6ET CKE: Low; External clock: Off; CK and CK: LOW; CL: see Table 1; BL: 8a); AL: 0; CS, Command, Address, Bank
Address Inputs, Data IO: MID_LEVEL; DM: stable at 0; Bank Activity: Extended Temperature Self-Refresh
operation; Output Buffer and RTT: Enabled in Mode Registersb); ODT Signal: MID_LEVEL
CKE: High; External clock: On; tCK, nRC, nRAS, nRCD, NRRD, nFAW, CL: see Table 1; BL: 8a),f); AL: CL-1; CS:
High between ACT and RDA; Command, Address, Bank Address Inputs: partially toggling according to Table
IDD7 10; Data IO: read data burst with different data between one burst and the next one according to Table 10;
DM: stable at 0; Bank Activity: two times interleaved cycling through banks (0, 1,...7) with different address-
ing, wee Table 10; Output Buffer and RTT: Enabled in Mode Registersb); ODT Signal: stable at 0; Pattern
Details: see Table 10.
Command
Number
Sub-Loop
A[15:11]
BA[2:0]
A[9:7]
A[6:3]
CK, CK
A[2:0]
A[10]
Cycle
ODT
RAS
CAS
CKE
WE
Datab)
CS
0 0 ACT 0 0 1 1 0 0 00 0 0 0 0 -
1,2 D, D 1 0 0 0 0 0 00 0 0 0 0 -
3,4 D, D 1 1 1 1 0 0 00 0 0 0 0 -
... repeat pattern 1...4 until nRAS - 1, truncate if necessary
nRAS PRE 0 0 1 0 0 0 00 0 0 0 0 -
... repeat pattern 1...4 until nRC - 1, truncate if necessary
1*nRC+0 ACT 0 0 1 1 0 0 00 0 0 F 0 -
1*nRC+1, 2 D, D 1 0 0 0 0 0 00 0 0 F 0 -
Static High
1*nRC+3, 4 D, D 1 1 1 1 0 0 00 0 0 F 0 -
toggling
a) DM must be driven LOW all the time. DQS, DQS are MID-LEVEL.
b) DQ signals are MID-LEVEL.
Command
Number
Sub-Loop
A[15:11]
BA[2:0]
A[9:7]
A[6:3]
CK, CK
A[2:0]
A[10]
Cycle
ODT
RAS
CAS
CKE
WE
Datab)
CS
0 0 ACT 0 0 1 1 0 0 00 0 0 0 0 -
1,2 D, D 1 0 0 0 0 0 00 0 0 0 0 -
3,4 D, D 1 1 1 1 0 0 00 0 0 0 0 -
... repeat pattern 1...4 until nRCD - 1, truncate if necessary
nRCD RD 0 1 0 1 0 0 00 0 0 0 0 00000000
... repeat pattern 1...4 until nRAS - 1, truncate if necessary
nRAS PRE 0 0 1 0 0 0 00 0 0 0 0 -
... repeat pattern 1...4 until nRC - 1, truncate if necessary
1*nRC+0 ACT 0 0 1 1 0 0 00 0 0 F 0 -
1*nRC+1,2 D, D 1 0 0 0 0 0 00 0 0 F 0 -
Static High
1*nRC+3,4 D, D 1 1 1 1 0 0 00 0 0 F 0 -
toggling
... repeat pattern nRC + 1,...4 until nRC + nRCE - 1, truncate if necessary
1*nRC+nRCD RD 0 1 0 1 0 0 00 0 0 F 0 00110011
... repeat pattern nRC + 1,...4 until nRC + nRAS - 1, truncate if necessary
1*nRC+nRAS PRE 0 0 1 0 0 0 00 0 0 F 0 -
... repeat pattern nRC + 1,...4 until *2 nRC - 1, truncate if necessary
1 2*nRC repeat Sub-Loop 0, use BA[2:0] = 1 instead
2 4*nRC repeat Sub-Loop 0, use BA[2:0] = 2 instead
3 6*nRC repeat Sub-Loop 0, use BA[2:0] = 3 instead
4 8*nRC repeat Sub-Loop 0, use BA[2:0] = 4 instead
5 10*nRC repeat Sub-Loop 0, use BA[2:0] = 5 instead
6 12*nRC repeat Sub-Loop 0, use BA[2:0] = 6 instead
7 14*nRC repeat Sub-Loop 0, use BA[2:0] = 7 instead
a) DM must be driven LOW all the time. DQS, DQS are used according to RD Commands, otherwise MID-LEVEL.
b) Burst Sequence driven on each DQ signal by Read Command. Outside burst operation, DQ signals are MID_LEVEL.
Command
Number
Sub-Loop
A[15:11]
BA[2:0]
A[9:7]
A[6:3]
CK, CK
A[2:0]
A[10]
Cycle
ODT
RAS
CAS
CKE
WE
Datab)
CS
0 0 D 1 0 0 0 0 0 0 0 0 0 0 -
1 D 1 0 0 0 0 0 0 0 0 0 0 -
2 D 1 1 1 1 0 0 0 0 0 F 0 -
3 D 1 1 1 1 0 0 0 0 0 F 0 -
Static High
a) DM must be driven LOW all the time. DQS, DQS are MID-LEVEL.
b) DQ signals are MID-LEVEL.
A[15:11]
BA[2:0]
A[9:7]
A[6:3]
CK, CK
A[2:0]
A[10]
Cycle
ODT
RAS
CAS
CKE
WE
Datab)
CS
0 0 D 1 0 0 0 0 0 0 0 0 0 0 -
1 D 1 0 0 0 0 0 0 0 0 0 0 -
2 D 1 1 1 1 0 0 0 0 0 F 0 -
3 D 1 1 1 1 0 0 0 0 0 F 0 -
Static High
a) DM must be driven LOW all the time. DQS, DQS are MID-LEVEL.
b) DQ signals are MID-LEVEL.
Command
Number
Sub-Loop
A[15:11]
BA[2:0]
A[9:7]
A[6:3]
CK, CK
A[2:0]
A[10]
Cycle
ODT
RAS
CAS
CKE
WE
Datab)
CS
0 0 RD 0 1 0 1 0 0 00 0 0 0 0 00000000
1 D 1 0 0 0 0 0 00 0 0 0 0 -
2,3 D,D 1 1 1 1 0 0 00 0 0 0 0 -
4 RD 0 1 0 1 0 0 00 0 0 F 0 00110011
5 D 1 0 0 0 0 0 00 0 0 F 0 -
Static High
6,7 D,D 1 1 1 1 0 0 00 0 0 F 0 -
toggling
a) DM must be driven LOW all the time. DQS, DQS are used according to RD Commands, otherwise MID-LEVEL.
b) Burst Sequence driven on each DQ signal by Read Command. Outside burst operation, DQ signals are MID-LEVEL.
A[15:11]
BA[2:0]
A[9:7]
A[6:3]
CK, CK
A[2:0]
A[10]
Cycle
ODT
RAS
Datab)
CAS
CKE
WE
CS
0 0 WR 0 1 0 0 1 0 00 0 0 0 0 00000000
1 D 1 0 0 0 1 0 00 0 0 0 0 -
2,3 D,D 1 1 1 1 1 0 00 0 0 0 0 -
4 WR 0 1 0 0 1 0 00 0 0 F 0 00110011
5 D 1 0 0 0 1 0 00 0 0 F 0 -
Static High
6,7 D,D 1 1 1 1 1 0 00 0 0 F 0 -
toggling
a) DM must be driven LOW all the time. DQS, DQS are used according to WR Commands, otherwise MID-LEVEL.
b) Burst Sequence driven on each DQ signal by Write Command. Outside burst operation, DQ signals are MID-LEVEL.
Command
Number
Sub-Loop
A[15:11]
BA[2:0]
A[9:7]
A[6:3]
CK, CK
A[2:0]
A[10]
Cycle
ODT
RAS
CAS
CKE
WE
Datab)
CS
0 0 REF 0 0 0 1 0 0 0 0 0 0 0 -
1 1.2 D, D 1 0 0 0 0 0 00 0 0 0 0 -
3,4 D, D 1 1 1 1 0 0 00 0 0 F 0 -
5...8 repeat cycles 1...4, but BA[2:0] = 1
Static High
a) DM must be driven LOW all the time. DQS, DQS are MID-LEVEL.
b) DQ signals are MID-LEVEL.
Command
Number
Sub-Loop
A[15:11]
BA[2:0]
A[9:7]
A[6:3]
CK, CK
A[2:0]
A[10]
Cycle
ODT
RAS
Datab)
CKE
CAS
WE
CS
0 0 ACT 0 0 1 1 0 0 00 0 0 0 0 -
1 RDA 0 1 0 1 0 0 00 1 0 0 0 00000000
2 D 1 0 0 0 0 0 00 0 0 0 0 -
... repeat above D Command until nRRD - 1
nRRD ACT 0 0 1 1 0 1 00 0 0 F 0 -
nRRD+1 RDA 0 1 0 1 0 1 00 1 0 F 0 00110011
1
nRRD+2 D 1 0 0 0 0 1 00 0 0 F 0 -
... repeat above D Command until 2* nRRD - 1
2 2*nRRD repeat Sub-Loop 0, but BA[2:0] = 2
3 3*nRRD repeat Sub-Loop 1, but BA[2:0] = 3
4*nRRD D 1 0 0 0 0 3 00 0 0 F 0 -
4
Assert and repeat above D Command until nFAW - 1, if necessary
5 nFAW repeat Sub-Loop 0, but BA[2:0] = 4
6 nFAW+nRRD repeat Sub-Loop 1, but BA[2:0] = 5
7 nFAW+2*nRRD repeat Sub-Loop 0, but BA[2:0] = 6
8 nFAW+3*nRRD repeat Sub-Loop 1, but BA[2:0] = 7
nFAW+4*nRRD D 1 0 0 0 0 7 00 0 0 F 0 -
Static High
9
toggling
a) DM must be driven LOW all the time. DQS, DQS are used according to RD Commands, otherwise MID-LEVEL.
b) Burst Sequence driven on each DQ signal by Read Command. Outside burst operation, DQ signals are MID-LEVEL.
Front
2.10 0.15 Min 1.45
Max R0.70
128.95
133.35
Back
2.50 0.20
0.05
1.00
0.3~1.0
1.50 0.10
1.27±0.10
5.00
Note:
1. 0.13 tolerance on all dimensions unless otherwise stated.
Units: millimeters
Front
2.10 0.15 Min 1.45
SPD Max R0.70
30.00
4 x 3.00 0.10
17.30
DETAIL-A DETAIL-B 2 x 2.50 0.10
9.50
2 x 2.30 0.10
128.95
133.35
Back
2.50 0.20
0.05
1.00
0.3~1.0
1.50 0.10
1.27±0.10
5.00
Note:
1. 0.13 tolerance on all dimensions unless otherwise stated.
Units: millimeters
Front
2.10 0.15 Min 1.45
Max R0.70
30.00
4 x 3.00 0.10 SPD
17.30
DETAIL-A 2 x 2.50 0.10
DETAIL-B
9.50
2 x 2.30 0.10
128.95
133.35
Back
2.50 0.20
0.05
1.00
0.3~1.0
Note:
1. 0.13 tolerance on all dimensions unless otherwise stated.
Units: millimeters
Front
2.10 0.15 Min 1.45
Max R0.70
30.00
4 x 3.00 0.10 SPD
17.30
DETAIL-A DETAIL-B 2 x 2.50 0.10
9.50
2 x 2.30 0.10
128.95
133.35
Back
2.50 0.20
0.05
1.00
0.3~1.0
1.50 0.10
1.27±0.10
5.00
Note:
1. 0.13 tolerance on all dimensions unless otherwise stated.
Units: millimeters