CD54/74HC367, CD54/74HCT367, CD54/74HC368, CD74HCT368

Download as pdf or txt
Download as pdf or txt
You are on page 1of 17

CD54/74HC367, CD54/74HCT367,

CD54/74HC368, CD74HCT368
Data sheet acquired from Harris Semiconductor
SCHS181D High-Speed CMOS Logic Hex Buffer/Line Driver,
November 1997 - Revised October 2003 Three-State Non-Inverting and Inverting

Features Ordering Information


• Buffered Inputs TEMP. RANGE
PART NUMBER (oC) PACKAGE
[ /Title • High Current Bus Driver Outputs
CD54HC367F3A -55 to 125 16 Ld CERDIP
(CD74 • Two Independent Three-State Enable Controls CD54HC368F3A -55 to 125 16 Ld CERDIP
HC367 • Typical Propagation Delay tPLH, tPHL = 8ns at VCC = 5V, CD54HCT367F3A -55 to 125 16 Ld CERDIP
, CL = 15pF, TA = 25oC CD74HC367E -55 to 125 16 Ld PDIP
CD74 • Fanout (Over Temperature Range) CD74HC367M -55 to 125 16 Ld SOIC
HCT36 - Standard Outputs . . . . . . . . . . . . . . . 10 LSTTL Loads CD74HC367MT -55 to 125 16 Ld SOIC
7, - Bus Driver Outputs . . . . . . . . . . . . . 15 LSTTL Loads CD74HC367M96 -55 to 125 16 Ld SOIC
CD74 • Wide Operating Temperature Range . . . -55oC to 125oC
CD74HC368E -55 to 125 16 Ld PDIP
HC368 CD74HC368M -55 to 125 16 Ld SOIC
• Balanced Propagation Delay and Transition Times
, CD74HC368MT -55 to 125 16 Ld SOIC
CD74 • Significant Power Reduction Compared to LSTTL CD74HC368M96 -55 to 125 16 Ld SOIC
Logic ICs CD74HCT367E -55 to 125 16 Ld PDIP
HCT36
8) • HC Types CD74HCT367M -55 to 125 16 Ld SOIC

/Sub- - 2V to 6V Operation CD74HCT367MT -55 to 125 16 Ld SOIC


- High Noise Immunity: NIL = 30%, NIH = 30% of VCC CD74HCT367M96 -55 to 125 16 Ld SOIC
ject at VCC = 5V CD74HCT368E -55 to 125 16 Ld PDIP
(High
• HCT Types CD74HCT368M -55 to 125 16 Ld SOIC
Speed
- 4.5V to 5.5V Operation CD74HCT368MT -55 to 125 16 Ld SOIC
- Direct LSTTL Input Logic Compatibility, CD74HCT368M96 -55 to 125 16 Ld SOIC
VIL= 0.8V (Max), VIH = 2V (Min) NOTE: When ordering, use the entire part number. The suffix 96
- CMOS Input Compatibility, Il ≤ 1µA at VOL, VOH denotes tape and reel. The suffix T denotes a small-quantity reel of
250.
Description
The ’HC367, ’HCT367, ’HC368, and CD74HCT368 silicon gate
CMOS three-state buffers are general purpose high-speed
non-inverting and inverting buffers. They have high drive cur-
rent outputs which enable high speed operation even when
driving large bus capacitances. These circuits possess the low
power dissipation of CMOS circuitry, yet have speeds compara-
ble to low power Schottky TTL circuits. Both circuits are capable
of driving up to 15 low power Schottky inputs.
The ’HC367 and ’HCT367 are non-inverting buffers, whereas
the ’HC368 and CD74HCT368 are inverting buffers. These
devices have two output enables, one enable (OE1) controls 4
gates and the other (OE2) controls the remaining 2 gates.
The ’HCT367 and CD74HCT368 logic families are speed, func-
tion and pin compatible with the standard LS logic family.

CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures.
Copyright © 2003, Texas Instruments Incorporated
1
CD54/74HC367, CD54/74HCT367, CD54/74HC368, CD74HCT368

Pinouts
CD54HC367, CD54HCT367 CD54HC368
(CERDIP) (CERDIP)
CD74HC367, CD74HCT367 CD74HC368, CD74HCT368
(PDIP, SOIC) (PDIP, SOIC)
TOP VIEW TOP VIEW

OE1 1 16 VCC OE1 1 16 VCC

1A 2 15 OE2 1A 2 15 OE2

1Y 3 14 6A 1Y 3 14 6A

2A 4 13 6Y 2A 4 13 6Y

2Y 5 12 5A 2Y 5 12 5A
3A 6 11 5Y 3A 6 11 5Y

3Y 7 10 4A 3Y 7 10 4A

GND 8 9 4Y GND 8 9 4Y

Functional Diagrams
HC367, HCT367 HC368, CD74HCT368

1 16 1 16
OE1 VCC OE1 VCC

2 15 2 15
1A OE2 1A OE2

3 14 3 14
1Y 6A 1Y 6A

4 13 4 13
2A 6Y 2A 6Y

5 12 5 12
2Y 5A 2Y 5A

6 11 6 11
3A 5Y 3A 5Y

7 10 7 10
3Y 4A 3Y 4A

8 9 8 9
GND 4Y GND 4Y

TRUTH TABLE

OUTPUTS
INPUTS (Y)

OE A HC/HCT367 HC/HCT368

L L L H

L H H L

H X (Z) (Z)

H = High Voltage Level


L = Low Voltage Level
X = Don’t Care
Z = High Impedance (OFF) State

2
CD54/74HC367, CD54/74HCT367, CD54/74HC368, CD74HCT368

Logic Diagram
VCC
16

ONE OF SIX IDENTICAL CIRCUITS

2
1A

(NOTE 1) 3
1Y

GND
8

1
OE1
4
2A 5
15
2Y
OE2
6
3A 7
3Y

10
4A 9
4Y

12
5A 11
5Y

14
6A 13
6Y

NOTE:
1. Inverter not included in HC/HCT367
FIGURE 1. LOGIC DIAGRAM FOR THE HC/HCT367 AND HC/HCT368 (OUTPUTS FOR HC/HCT367 ARE COMPLEMENTS OF
THOSE SHOWN, i.e., 1Y, 2Y, ETC.)

3
CD54/74HC367, CD54/74HCT367, CD54/74HC368, CD74HCT368

Absolute Maximum Ratings Thermal Information


DC Supply Voltage, VCC . . . . . . . . . . . . . . . . . . . . . . . . -0.5V to 7V Thermal Resistance (Typical, Note 2) θJA (oC/W)
DC Input Diode Current, IIK E (PDIP) Package . . . . . . . . . . . . . . . . . . . . . . . . . . 67
For VI < -0.5V or VI > VCC + 0.5V . . . . . . . . . . . . . . . . . . . . . .±20mA M (SOIC) Package. . . . . . . . . . . . . . . . . . . . . . . . . . 73
DC Output Diode Current, IOK Maximum Junction Temperature . . . . . . . . . . . . . . . . . . . . . . . 150oC
For VO < -0.5V or VO > VCC + 0.5V . . . . . . . . . . . . . . . . . . . .±20mA Maximum Storage Temperature Range . . . . . . . . . .-65oC to 150oC
DC Drain Current, per Output, IO Maximum Lead Temperature (Soldering 10s) . . . . . . . . . . . . . 300oC
For -0.5V < VO < VCC + 0.5V. . . . . . . . . . . . . . . . . . . . . . . . . .±35mA (SOIC - Lead Tips Only)
DC VCC or Ground Current, ICC . . . . . . . . . . . . . . . . . . . . . . . . .±50mA

Operating Conditions
Temperature Range, TA . . . . . . . . . . . . . . . . . . . . . . -55oC to 125oC
Supply Voltage Range, VCC
HC Types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .2V to 6V
HCT Types . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .4.5V to 5.5V
DC Input or Output Voltage, VI, VO . . . . . . . . . . . . . . . . . 0V to VCC
Input Rise and Fall Time
2V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1000ns (Max)
4.5V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 500ns (Max)
6V . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 400ns (Max)
CAUTION: Stresses above those listed in “Absolute Maximum Ratings” may cause permanent damage to the device. This is a stress only rating and operation
of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTE:
2. The package thermal impedance is calculated in accordance with JESD 51-7.

DC Electrical Specifications
TEST
CONDITIONS 25oC -40oC TO 85oC -55oC TO 125oC
PARAMETER SYMBOL VI (V) IO (mA) VCC (V) MIN TYP MAX MIN MAX MIN MAX UNITS
HC TYPES
High Level Input VIH - - 2 1.5 - - 1.5 - 1.5 - V
Voltage
4.5 3.15 - - 3.15 - 3.15 - V
6 4.2 - - 4.2 - 4.2 - V
Low Level Input VIL - - 2 - - 0.5 - 0.5 - 0.5 V
Voltage
4.5 - - 1.35 - 1.35 - 1.35 V
6 - - 1.8 - 1.8 - 1.8 V
High Level Output VOH VIH or -0.02 2 1.9 - - 1.9 - 1.9 - V
Voltage VIL
-0.02 4.5 4.4 - - 4.4 - 4.4 - V
CMOS Loads
-0.02 6 5.9 - - 5.9 - 5.9 - V
High Level Output -6 4.5 3.98 - - 3.84 - 3.7 - V
Voltage
-7.8 6 5.48 - - 5.34 - 5.2 - V
TTL Loads
Low Level Output VOL VIH or 0.02 2 - - 0.1 - 0.1 - 0.1 V
Voltage VIL
0.02 4.5 - - 0.1 - 0.1 - 0.1 V
CMOS Loads
0.02 6 - - 0.1 - 0.1 - 0.1 V
Low Level Output 6 4.5 - - 0.26 - 0.33 - 0.4 V
Voltage
7.8 6 - - 0.26 - 0.33 - 0.4 V
TTL Loads
Input Leakage II VCC or - 6 - - ±0.1 - ±1 - ±1 µA
Current GND
Quiescent Device ICC VCC or 0 6 - - 8 - 80 - 160 µA
Current GND
Three-State Leakage IOZ VIL or VO = 6 - - ±0.5 - ±5.0 - ±10 µA
Current VIH VCC or
GND

4
CD54/74HC367, CD54/74HCT367, CD54/74HC368, CD74HCT368

DC Electrical Specifications (Continued)

TEST
CONDITIONS 25oC -40oC TO 85oC -55oC TO 125oC
PARAMETER SYMBOL VI (V) IO (mA) VCC (V) MIN TYP MAX MIN MAX MIN MAX UNITS
HCT TYPES
High Level Input VIH - - 4.5 to 2 - - 2 - 2 - V
Voltage 5.5
Low Level Input VIL - - 4.5 to - - 0.8 - 0.8 - 0.8 V
Voltage 5.5
High Level Output VOH VIH or -0.02 4.5 4.4 - - 4.4 - 4.4 - V
Voltage VIL
CMOS Loads
High Level Output -4 4.5 3.98 - - 3.84 - 3.7 - V
Voltage
TTL Loads
Low Level Output VOL VIH or 0.02 4.5 - - 0.1 - 0.1 - 0.1 V
Voltage VIL
CMOS Loads
Low Level Output 4 4.5 - - 0.26 - 0.33 - 0.4 V
Voltage
TTL Loads
Input Leakage II VCC to 0 5.5 - - ±0.1 - ±1 - ±1 µA
Current GND
Quiescent Device ICC VCC or 0 5.5 - - 8 - 80 - 160 µA
Current GND
Additional Quiescent ∆ICC VCC - 4.5 to - 100 360 - 450 - 490 µA
Device Current Per (Note 3) -2.1 5.5
Input Pin: 1 Unit Load
Three-State Leakage IOZ VIL or VO = 5.5 - - ±0.5 - ±5.0 - ±10 µA
Current VIH VCC or
GND
NOTE:
3. For dual-supply systems theoretical worst case (VI = 2.4V, VCC = 5.5V) specification is 1.8mA.

HCT Input Loading Table


INPUT UNIT LOADS
OE1 0.6
All Others 0.55
NOTE: Unit Load is ∆ICC limit specified in DC Electrical
Specifications table, e.g., 360µA max at 25oC.

Switching Specifications Input tr, tf = 6ns

-55oC TO
25oC -40oC TO 85oC 125oC
TEST
PARAMETER SYMBOL CONDITIONS VCC (V) TYP MAX MAX MAX UNITS
HC TYPES
Propagation Delay, tPLH, tPHL CL = 50pF 2 - 105 130 160 ns
Data to Outputs
4.5 - 21 26 32 ns
HC/HCT367
6 - 18 24 27 ns
CL = 15pF 5 8 - - - ns

5
CD54/74HC367, CD54/74HCT367, CD54/74HC368, CD74HCT368

Switching Specifications Input tr, tf = 6ns (Continued)

-55oC TO
25oC -40oC TO 85oC 125oC
TEST
PARAMETER SYMBOL CONDITIONS VCC (V) TYP MAX MAX MAX UNITS
Propagation Delay, tPLH, tPHL CL = 50pF 2 - 105 130 160 ns
Data to Outputs
4.5 - 21 26 32 ns
HC/HCT368
6 - 18 24 27 ns
CL = 15pF 5 9 - - - ns
Propagation Delay, tPLH, tPHL CL = 50pF 2 - 150 190 225 ns
Output Enable and Disable
4.5 - 30 38 45 ns
to Outputs
6 - 26 33 38 ns
CL = 15pF 5 12 - - - ns
Output Transition Time tTLH, tTHL CL = 50pF 2 - 60 75 90 ns
4.5 - 12 15 18 ns
6 - 10 13 15 ns
Input Capacitance CI - - - 10 10 10 pF
Three-State Output CO - - - 20 20 20 pF
Capacitance
Power Dissipation CPD - 5 40 - - - pF
Capacitance
(Notes 4, 5)
HCT TYPES
Propagation Delay, tPLH, tPHL CL = 50pF 4.5 - 25 31 38 ns
Data to Outputs
CL = 15pF 5 9 - - - ns
HC/HCT367
Propagation Delay, tPLH, tPHL CL = 50pF 4.5 - 30 38 45 ns
Data to Outputs
CL = 15pF 5 11 - - - ns
HC/HCT368
Propagation Delay, tPLH, tPHL CL = 50pF 4.5 - 35 44 53 ns
Output Enable and Disable
CL = 15pF 5 14 - - - ns
to Outputs
Output Transition Time tTLH, tTHL CL = 50pF 4.5 - 12 15 18 ns
Input Capacitance CIN - - - 10 10 10 pF
Three-State Capacitance CO - - - 20 20 20 pF
Power Dissipation CPD - 5 42 - - - pF
Capacitance
(Notes 4, 5)
NOTES:
4. CPD is used to determine the dynamic power consumption, per buffer.
5. PD = VCC2fi (CPD + CL) where fi = Input Frequency, CL = Output Load Capacitance, VCC = Supply Voltage.

6
CD54/74HC367, CD54/74HCT367, CD54/74HC368, CD74HCT368

Test Circuits and Waveforms

tr = 6ns tf = 6ns tr = 6ns tf = 6ns


VCC 3V
90% 2.7V
INPUT 50% INPUT 1.3V
10% GND 0.3V GND

tTHL tTLH tTHL tTLH

90% 90%
50% 1.3V
INVERTING 10% INVERTING
10%
OUTPUT OUTPUT
tPHL tPLH tPHL tPLH

FIGURE 2. HC TRANSITION TIMES AND PROPAGATION FIGURE 3. HCT TRANSITION TIMES AND PROPAGATION
DELAY TIMES, COMBINATION LOGIC DELAY TIMES, COMBINATION LOGIC

6ns 6ns tr 6ns tf 6ns


OUTPUT VCC OUTPUT 3V
90% 2.7
DISABLE 50% DISABLE 1.3
10% 0.3
GND GND
tPLZ tPZL tPLZ tPZL

OUTPUT LOW OUTPUT LOW


TO OFF 50% TO OFF
10% 10% 1.3V

tPHZ tPZH tPHZ


tPZH
90% 90%
OUTPUT HIGH 50% OUTPUT HIGH
TO OFF TO OFF 1.3V

OUTPUTS OUTPUTS OUTPUTS OUTPUTS OUTPUTS OUTPUTS


ENABLED DISABLED ENABLED ENABLED DISABLED ENABLED

FIGURE 4. HC THREE-STATE PROPAGATION DELAY FIGURE 5. HCT THREE-STATE PROPAGATION DELAY


WAVEFORM WAVEFORM

OTHER OUTPUT
INPUTS IC WITH RL = 1kΩ
TIED HIGH THREE- VCC FOR tPLZ AND tPZL
OR LOW STATE CL GND FOR tPHZ AND tPZH
OUTPUT 50pF
OUTPUT
DISABLE

NOTE: Open drain waveforms tPLZ and tPZL are the same as those for three-state shown on the left. The test circuit is Output RL = 1kΩ to
VCC, CL = 50pF.
FIGURE 6. HC AND HCT THREE-STATE PROPAGATION DELAY TEST CIRCUIT

7
PACKAGE OPTION ADDENDUM

www.ti.com 28-Jul-2020

PACKAGING INFORMATION

Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)

5962-9070601MEA ACTIVE CDIP J 16 1 TBD SNPB N / A for Pkg Type -55 to 125 5962-9070601ME
A
CD54HCT367F3A
CD54HC367F3A ACTIVE CDIP J 16 1 TBD SNPB N / A for Pkg Type -55 to 125 8500201EA
CD54HC367F3A
CD54HC368F3A ACTIVE CDIP J 16 1 TBD SNPB N / A for Pkg Type -55 to 125 5962-8681201EA
CD54HC368F3A
CD54HCT367F3A ACTIVE CDIP J 16 1 TBD SNPB N / A for Pkg Type -55 to 125 5962-9070601ME
A
CD54HCT367F3A
CD74HC367E ACTIVE PDIP N 16 25 Green (RoHS NIPDAU N / A for Pkg Type -55 to 125 CD74HC367E
& no Sb/Br)
CD74HC367M ACTIVE SOIC D 16 40 Green (RoHS NIPDAU Level-1-260C-UNLIM -55 to 125 HC367M
& no Sb/Br)
CD74HC367M96 ACTIVE SOIC D 16 2500 Green (RoHS NIPDAU Level-1-260C-UNLIM -55 to 125 HC367M
& no Sb/Br)
CD74HC367MT ACTIVE SOIC D 16 250 Green (RoHS NIPDAU Level-1-260C-UNLIM -55 to 125 HC367M
& no Sb/Br)
CD74HC368E ACTIVE PDIP N 16 25 Green (RoHS NIPDAU N / A for Pkg Type -55 to 125 CD74HC368E
& no Sb/Br)
CD74HC368M ACTIVE SOIC D 16 40 Green (RoHS NIPDAU Level-1-260C-UNLIM -55 to 125 HC368M
& no Sb/Br)
CD74HC368ME4 ACTIVE SOIC D 16 40 Green (RoHS NIPDAU Level-1-260C-UNLIM -55 to 125 HC368M
& no Sb/Br)
CD74HCT367E ACTIVE PDIP N 16 25 Green (RoHS NIPDAU N / A for Pkg Type -55 to 125 CD74HCT367E
& no Sb/Br)
CD74HCT367M ACTIVE SOIC D 16 40 Green (RoHS NIPDAU Level-1-260C-UNLIM -55 to 125 HCT367M
& no Sb/Br)
CD74HCT367M96 ACTIVE SOIC D 16 2500 Green (RoHS NIPDAU Level-1-260C-UNLIM -55 to 125 HCT367M
& no Sb/Br)
CD74HCT367MG4 ACTIVE SOIC D 16 40 Green (RoHS NIPDAU Level-1-260C-UNLIM -55 to 125 HCT367M
& no Sb/Br)
CD74HCT367MT ACTIVE SOIC D 16 250 Green (RoHS NIPDAU Level-1-260C-UNLIM -55 to 125 HCT367M
& no Sb/Br)

Addendum-Page 1
PACKAGE OPTION ADDENDUM

www.ti.com 28-Jul-2020

Orderable Device Status Package Type Package Pins Package Eco Plan Lead finish/ MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) Ball material (3) (4/5)
(6)

CD74HCT368E ACTIVE PDIP N 16 25 Green (RoHS NIPDAU N / A for Pkg Type -55 to 125 CD74HCT368E
& no Sb/Br)
CD74HCT368M ACTIVE SOIC D 16 40 Green (RoHS NIPDAU Level-1-260C-UNLIM -55 to 125 HCT368M
& no Sb/Br)
CD74HCT368M96 ACTIVE SOIC D 16 2500 Green (RoHS NIPDAU Level-1-260C-UNLIM -55 to 125 HCT368M
& no Sb/Br)
CD74HCT368MG4 ACTIVE SOIC D 16 40 Green (RoHS NIPDAU Level-1-260C-UNLIM -55 to 125 HCT368M
& no Sb/Br)
CD74HCT368MT ACTIVE SOIC D 16 250 Green (RoHS NIPDAU Level-1-260C-UNLIM -55 to 125 HCT368M
& no Sb/Br)

(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.

(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.

(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.

(6)
Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two
lines if the finish value exceeds the maximum column width.

Addendum-Page 2
PACKAGE OPTION ADDENDUM

www.ti.com 28-Jul-2020

Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF CD54HC367, CD54HC368, CD54HCT367, CD74HC367, CD74HC368, CD74HCT367 :

• Catalog: CD74HC367, CD74HC368, CD74HCT367


• Military: CD54HC367, CD54HC368, CD54HCT367

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product


• Military - QML certified for Military and Defense Applications

Addendum-Page 3
PACKAGE MATERIALS INFORMATION

www.ti.com 17-Aug-2012

TAPE AND REEL INFORMATION

*All dimensions are nominal


Device Package Package Pins SPQ Reel Reel A0 B0 K0 P1 W Pin1
Type Drawing Diameter Width (mm) (mm) (mm) (mm) (mm) Quadrant
(mm) W1 (mm)
CD74HC367M96 SOIC D 16 2500 330.0 16.4 6.5 10.3 2.1 8.0 16.0 Q1
CD74HCT367M96 SOIC D 16 2500 330.0 16.4 6.5 10.3 2.1 8.0 16.0 Q1
CD74HCT368M96 SOIC D 16 2500 330.0 16.4 6.5 10.3 2.1 8.0 16.0 Q1

Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION

www.ti.com 17-Aug-2012

*All dimensions are nominal


Device Package Type Package Drawing Pins SPQ Length (mm) Width (mm) Height (mm)
CD74HC367M96 SOIC D 16 2500 333.2 345.9 28.6
CD74HCT367M96 SOIC D 16 2500 333.2 345.9 28.6
CD74HCT368M96 SOIC D 16 2500 333.2 345.9 28.6

Pack Materials-Page 2
IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you
permission to use these resources only for development of an application that uses the TI products described in the resource. Other
reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third
party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims,
damages, costs, losses, and liabilities arising out of your use of these resources.
TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on
ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable
warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2020, Texas Instruments Incorporated

You might also like