Application Note: EMC Design Guide F MC-8L Family
Application Note: EMC Design Guide F MC-8L Family
Application Note: EMC Design Guide F MC-8L Family
Application Note
F2MC-8L Family
© Fujitsu Mikroelektronik GmbH, Microcontroller Application Group
History
04th Jul 02 NFL V1.0 Initial draft
18th Jul. 02 NFl V1.1 Description DeCap added
To the maximum extent permitted by applicable law, Fujitsu Mikroelektronik GmbH restricts its warranties and
its liability for all products delivered free of charge (eg. software include or header files, application examples,
application Notes, target boards, evaluation boards, engineering samples of IC’s etc.), its performance and any
consequential damages, on the use of the Product in accordance with (i) the terms of the License Agreement and
the Sale and Purchase Agreement under which agreements the Product has been delivered, (ii) the technical
descriptions and (iii) all accompanying written materials. In addition, to the maximum extent permitted by
applicable law, Fujitsu Mikroelektronik GmbH disclaims all warranties and liabilities for the performance of the
Product and any consequential damages in cases of unauthorised decompiling and/or reverse engineering and/or
disassembling. Note, all these products are intended and must only be used in an evaluation laboratory
environment.
1. Fujitsu Mikroelektronik GmbH warrants that the Product will perform substantially in accordance with
the accompanying written materials for a period of 90 days form the date of receipt by the customer.
Concerning the hardware components of the Product, Fujitsu Mikroelektronik GmbH warrants that the
Product will be free from defects in material and workmanship under use and service as specified in the
accompanying written materials for a duration of 1 year from the date of receipt by the customer.
2. Should a Product turn out to be defect, Fujitsu Mikroelektronik GmbH´s entire liability and the
customer’s exclusive remedy shall be, at Fujitsu Mikroelektronik GmbH´s sole discretion, either return
of the purchase price and the license fee, or replacement of the Product or parts thereof, if the Product is
returned to Fujitsu Mikroelektronik GmbH in original packing and without further defects resulting
from the customer’s use or the transport. However, this warranty is excluded if the defect has resulted
from an accident not attributable to Fujitsu Mikroelektronik GmbH, or abuse or misapplication
attributable to the customer or any other third party not relating to Fujitsu Mikroelektronik GmbH.
3. To the maximum extent permitted by applicable law Fujitsu Mikroelektronik GmbH disclaims all other
warranties, whether expressed or implied, in particular, but not limited to, warranties of merchantability
and fitness for a particular purpose for which the Product is not designated.
4. To the maximum extent permitted by applicable law, Fujitsu Mikroelektronik GmbH´s and its suppliers´
liability is restricted to intention and gross negligence.
To the maximum extent permitted by applicable law, in no event shall Fujitsu Mikroelektronik
GmbH and its suppliers be liable for any damages whatsoever (including but without limitation,
consequential and/or indirect damages for personal injury, assets of substantial value, loss of
profits, interruption of business operation, loss of information, or any other monetary or
pecuniary loss) arising from the use of the Product.
Should one of the above stipulations be or become invalid and/or unenforceable, the remaining stipulations shall
stay in full effect.
1 INTRODUCTION 4
7.3 Measurements 10
In the following description, the EMC design guide of 8-bit Fujitsu microcontroller will be
discussed. It describes how external power supply should be connected to the Vcc and Vss
pins and offers some suggestions. An overview of internal supply of MCU is made as well to
have a better understanding of the design. The EMI measurements in the following described
tests are just example measurements. The measured emissions are no data, which are
specified in the DS of the microcontroller series.
During the last designs the EMI of the Fujitsu F2MC-8L microcontroller series could be
reduced step by step. The PLL multiplier circuit allows the usage of low crystal frequency to
reduce high-frequency noise from the oscillator circuit.
The clock tree is mostly the cause of the noise. Therefore the driver capability of clock
buffers is optimised and for one big buffer are used several small clock buffers.
The integration of On-chip bypass capacitors reduces the noise ripple on the internal power
supply net so that the broadband noise on the IO pins is improved.
The following description is based on the MB89530 series, but the same situation exists for
all current devices of the F2MC-8L family, with or without an external bus interface.
1. Use max. trace-width and min. length to connect VSS and VDD :C-pins to decoupling
capacitors (DeCap)
2. Don’t use stub line to connect the DeCap to :C-pins, let flows the noise current direct
through pads of DeCap
3. Use close ground plane direct below MCU package as shield
4. Use different ground systems for analogue, digital, power-driver and connector
ground
5. Avoid loop current in the ground system, check for ground loops.
6. Use a star point ground below MCU for analogue and digital ground, use a second
star point ground below 5V regulator for MCU, power-driver and connector ground
7. Don't create signal loop on the PCB, minimize trace length
8. Partitioned system into analogue, digital and power-driver section
9. Place series resistor or RC-block for the IO-circuit nearby MCU-pin to reduce the
noise on the signal line.
10. Use a capacitor for each connector pin to reduce the noise of external lines, place this
capacitor close to connector pin
Figure 1 shows the oscillator for the 8-bit family. For best performance, the PCB layout of this
circuit should cover only a very small area. For the layout is recommended a PCB with two or
more layers. Make sure to provide bypass capacitors via shortest distance from X0, X1 pins,
crystal oscillator, and ground lines. The lines of the oscillation circuit should not cross lines of
other circuits.
X0 X1
Microcontroller
Oscillator
It is necessary to avoid coupling noise into the power supply (pin 81/84) of the clock circuit.
The crystal oscillator has to be connected with short lines to X0/X1 and Vss. Note that pin X1
is the output of inverter. Particularly this track should have a short length.
Decoupling capacitor C B on
the back side of the PCB
Decoupling capacitor C B on
the back side of the PCB Via to ground island Via to system Vcc
and system ground CB
CB
Vss Vcc Vss Vcc
Quartz
Quartz Crystal package C1 C2
Crystal has to be grounded
Connection to
ground layer
a) Layout example for a leaded quartz crystal b) Layout example for a SMD quartz crystal
worse layout design, because C1 and C2 better layout design, because C1 and C2
are wrong connected to VSS are connected to Vss and than after with
the system ground
Figure 2: Layout example for oscillator circuit
One topic our noise reduction technology is the bypass capacitors. By placing of modules
inside the chip, it is possible to connect a bypass capacitor with low impedance where power
supply lines are short, effectively reducing the noise to very low flow levels. These bypass
capacitors are place into power supply of IO and logic.
I/O-PORT
ROM
Vcc
Vss
CPU
RAM
SCI / TIMER / etc.
A/D+D/A
AVcc AVss
a) VCC and GND lead to supply b) GND lead noise to system GND c) GND lead noise to System GND
noise current flows not via noise current flows partly via noise current flows partly via
DeCap, DeCap has not effect DeCap, DeCap has hardly effect DeCap, DeCap has hardly effect
VCC
:C VCC
:C VCC
:C
DeCap
DeCap DeCap
GND
GND
GND
GND
d) VCC and GND lead to supply e) GND is not short connected to f) DeCap correct connected to :C
noise current flows not via DeCap. between GND and and power supply.
DeCap, DeCap has not effect DeCap flows a loop current high speed current will be
DeCap has hardly effect supported from DeCap
:C
high Z low Z
VCC
C
GND
Figure 5: The noise current flows return over the ground line
The exactly use of decoupling capacitors for the Vcc and Vss pins is the basis to reduce the
noise, but also the return way between load and MCU ground is not neglect.
high-Z min. length min. length
low-Z
choking coil max. width max. width
VCC
:C HVCC
I supply
clock
unit
C & IO-driver
C
VSS HVSS
core
R C Load
I load
Figure 6: The noise current flows return over the ground line
To ensure an efficient decoupling of the power supply, two capacitors should be placed close
on each Vcc pin. The values of both capacitors should have a relationship of about 1:100.
Typical values are e.g. 100nF (XR7) and 1nF (COG). The accurate value is depended on the
application board, e.g. impedance of PCB or the length of supply lines. However, all of the
DeCaps on the PCB should have the same value.
Lboard Lboard
VDD
DeCap C2
DeCap Cn
Cboard
f
GND
Figure 7: The use of several values of DeCaps lead to undefined resonance frequencies,
that’s why all DeCaps should have the same value.
For 4-layer boards should be used the inside layers for GND and Vcc supplies. In this case,
both layers form additional capacitor (broadband behaviour) for the power supply.
Figure 8 shows a layout example for the connection of powers supply on the MCU.
This method of Vcc connection reduces the loop of the Vcc lines around the MCU, thus
reducing noise emission. A variation of this circuit may be needed, if separate filtered supply
voltages are routed to the A/D supplies (pin AVCC/AVSS).
Vcc
on the back side
ground plan
below package
on the top side
CB
CB
LB
Decoupling capacitor C B on
the back side of the PCB
AVcc
CB
AVR
AVss
X0A
C1
32kHz
C2
C1
Rs
Quartz
Crystal
Vss
X0
X1
2
Figure 8: F MC-8L family with main- and subclock,
recommended layout for multiple layers PCB
Note: All decoupling capacitors on the Vcc pins should have the same value.
These capacitors should be placed close to the Vcc pin. The Vcc/Vss current should flows
through the pad of the capacitor.
To reduce noise, make sure to connect the Vss or Vcc with smoothed power supply, because
the noise on the power supply will also distributed via IO-pin, which is configured as static
low or high output. Figure 9 shows an example to reduce the noise on output lines.
:C :C
IO-Port IO-Port
Noise
length of trace length of trace
Figure 9: Place the series resistor close to IO pin because so will be reduced the noise
of output
Note: To reduce noise, make sure to connect unused input pins to Vss or Vcc (Use pull-down
or pull-up resistor, please check the DS of the microcontroller series).
Also, especially if CMOS Logic is used, floating gates could generate problems regarding high
input currents and latch up.
7.3 Measurements
Figure 12: MB89538A - Noise measured on VCC power supply, BI-mode RUN
Figure 14: MB89535A - Noise measured on VCC power supply, BI-mode RUN