A1308 9 Datasheet
A1308 9 Datasheet
A1308 9 Datasheet
Tuned Filter
Cancellation
VOUT
GND
DESCRIPTION (continued)
sensitivity drift of the Hall element, a small-signal high-gain amplifier,
a clamped low-impedance output stage, and a proprietary dynamic
offset cancellation technique.
The A1308 and A1309 sensor ICs are offered in two package styles.
The LH is a SOT-23W style, miniature, low-profile package for
surface-mount applications. The UA is a 3-pin, ultramini, single
inline package (SIP) for through-hole mounting. Both packages are
lead (Pb) free, with 100% matte-tin leadframe plating.
SELECTION GUIDE
Operating Ambient
Output Sensitivity
Part Number Temperature Range Packing [1] Package
Polarity (typ) (mV/G)
(TA) (°C)
A1308KUA-2-T Forward 2.5 –40 to 125 500 pieces per bag 3-pin SIP through hole
A1308KUATN-1-T Forward 1.3 –40 to 125 4,000 pieces per reel 3-pin SIP through hole
A1308KUATN-2-T Forward 2.5 –40 to 125 4,000 pieces per reel 3-pin SIP through hole
A1308KUATN-3-T Forward 3.125 –40 to 125 4,000 pieces per reel 3-pin SIP through hole
A1308KUATN-5-T Forward 5 –40 to 125 4,000 pieces per reel 3-pin SIP through hole
A1308LLHLX-05-T Forward 0.5 –40 to 150 10,000 pieces per reel 3-pin SOT-23W surface mount
A1308LLHLX-1-T Forward 1.3 –40 to 150 10,000 pieces per reel 3-pin SOT-23W surface mount
A1308LLHLX-2-T Forward 2.5 –40 to 150 10,000 pieces per reel 3-pin SOT-23W surface mount
A1308LLHLX-3-T Forward 3.125 –40 to 150 10,000 pieces per reel 3-pin SOT-23W surface mount
A1308LLHLX-5-T Forward 5 –40 to 150 10,000 pieces per reel 3-pin SOT-23W surface mount
A1309KUATN-9-T Forward 9 –40 to 125 4,000 pieces per reel 3-pin SIP through hole
A1309LLHLX-9-T Forward 9 –40 to 150 10,000 pieces per reel 3-pin SOT-23W surface mount
A1309LLHLX-RP9-T Reverse –9 –40 to 150 10,000 pieces per reel 3-pin SOT-23W surface mount
A1309LUA-2-T Forward 2.5 –40 to 150 500 pieces per bag 3-pin SIP through hole
2
Allegro MicroSystems
955 Perimeter Road
Manchester, NH 03103-3353 U.S.A.
www.allegromicro.com
A1308 and Linear Hall-Effect Sensor ICs with Analog Output
A1309 Available in a Miniature, Low-Profile Surface-Mount Package
1 2 3
THERMAL CHARACTERISTICS: May require derating at maximum conditions; see application information
Characteristic Symbol Test Conditions Value Units
Package LH, 1-layer PCB with copper limited to solder pads 228 °C/W
Package LH, 2-layer PCB with 0.463 in.2 of copper area each side
Package Thermal Resistance RθJA 110 °C/W
connected by thermal vias
Package UA, 1-layer PCB with copper limited to solder pads 165 °C/W
3
Allegro MicroSystems
955 Perimeter Road
Manchester, NH 03103-3353 U.S.A.
www.allegromicro.com
A1308 and Linear Hall-Effect Sensor ICs with Analog Output
A1309 Available in a Miniature, Low-Profile Surface-Mount Package
OPERATING CHARACTERISTICS: Valid through TA , CBYPASS = 0.1 µF, VCC = 5 V, unless otherwise noted
Characteristics Symbol Test Conditions Min. Typ. Max. Unit [1]
ELECTRICAL CHARACTERISTICS
Supply Voltage VCC 4.5 5.0 5.5 V
K temp. option tested at TA = 25°C to 125°C
VUVLOHI (device powers on); L temp. option tested at TA = – – 3 V
25°C to 150°C (device powers on)
Undervoltage Threshold [2]
K temp. option tested at TA = 25°C to 125°C
VUVLOLO (device powers off); L temp. option tested at TA = 2.5 – – V
25°C to 150°C (device powers off)
Supply Current ICC No load on VOUT – 9 11.5 mA
Power-On Time [3][4] tPO TA = 25°C, CL(PROBE) = 10 pF – 50 – µs
VCC Ramp Time [3][4] tVCC TA = 25°C 0.005 – 100 ms
VCC Off Level [3][4] VCCOFF TA = 25°C 0 – 0.55 V
Delay to Clamp [3][4] tCLP TA = 25°C, CL = 10 nF – 30 – µs
Supply Zener Clamp Voltage VZ TA = 25°C, ICC = 14.5 mA 6 7.3 – V
Internal Bandwidth [3] BWi Small signal –3 dB – 20 – kHz
Chopping Frequency [3][5] fC TA = 25°C – 400 – kHz
OUTPUT CHARACTERISTICS
VCC = 5 V, TA = 25°C, CBYPASS = open,
– 1.7 – G
Sens ≥ 1.3 mV/G, no load on VOUT
Output Referred Noise [3][6] VN
VCC = 5 V, TA = 25°C, CBYPASS = open,
– 2.8 – G
Sens = 0.5 mV/G, no load on VOUT
VCC = 5 V, TA = 25°C, CBYPASS = open,
– 1.5 – mG/√Hz
Sens ≥ 1.3 mV/G, no load on VOUT
Input Referred RMS Noise Density [3] VNRMS
VCC = 5 V, TA = 25°C, CBYPASS = open,
– 2.5 – mG/√Hz
Sens = 0.5 mV/G, no load on VOUT
DC Output Resistance [3] ROUT – 3 – Ω
Output Load Resistance [3] RL VOUT to GND 4.7 – – kΩ
Output Load Capacitance [3] CL VOUT to GND – – 10 nF
VCLPHIGH TA = 25°C, RL = 10 kΩ (VOUT to GND) 4.35 4.5 4.65 V
Output Voltage Clamp [7][8]
VCLPLOW TA = 25°C, RL = 10 kΩ (VOUT to VCC) 0.40 0.55 0.70 V
A1308KUA-1-T 1.17 1.3 1.43 mV/G
A1308KUA-2-T 2.4 2.5 2.6 mV/G
A1308KUA-3-T 3.025 3.125 3.225 mV/G
A1308KUA-5-T 4.85 5 5.15 mV/G
A1308LLHLX-1-T 1.17 1.3 1.43 mV/G
A1308LLHLX-2-T 2.4 2.5 2.6 mV/G
Sensitivity Sens TA = 25°C
A1308LLHLX-3-T 3.025 3.125 3.225 mV/G
A1308LLHLX-5-T 4.85 5 5.15 mV/G
A1309KUA-9-T 8.73 9 9.27 mV/G
A1309LLHLX-9-T 8.73 9 9.27 mV/G
A1309LLHLX-RP9-T –9.27 –9 –8.73 mV/G
A1309LUA-2-T 2.4 2.5 2.6 mV/G
4
Allegro MicroSystems
955 Perimeter Road
Manchester, NH 03103-3353 U.S.A.
www.allegromicro.com
A1308 and Linear Hall-Effect Sensor ICs with Analog Output
A1309 Available in a Miniature, Low-Profile Surface-Mount Package
OPERATING CHARACTERISTICS (continued): Valid through TA , CBYPASS = 0.1 µF, VCC = 5 V, unless otherwise noted
Characteristics Symbol Test Conditions Min. Typ. Max. Unit [1]
OUTPUT CHARACTERISTICS (continued)
Quiescent Voltage Output (QVO) VOUT(Q) TA = 25°C 2.488 2.5 2.512 V
Programmed at TA = 125°C (K temp. option) or
Sensitivity Temperature Coefficient TCSens 150°C (L temp. option), calculated relative to 0.08 0.12 0.16 %/°C
Sens at 25°C
ERROR COMPONENTS
Linearity Sensitivity Error LinERR – ±1.5 – %
Symmetry Sensitivity Error SymERR – ±1.5 – %
Ratiometry Quiescent Voltage
RatVOUT(Q) Across supply voltage range (relative to VCC = 5 V) – ±1.5 – %
Output Error [9]
Ratiometry Sensitivity Error [9] RatSens Across supply voltage range (relative to VCC = 5 V) – ±1.5 – %
TA = 25°C, across supply voltage range (relative
Ratiometry Clamp Error [10] RatVOUTCLP – ±1.5 – %
to VCC = 5 V)
DRIFT CHARACTERISTICS
A1308KUA-1-T –15 0 15 mV
A1308KUA-2-T –10 0 10 mV
A1308KUA-3-T TA = 125°C –10 0 10 mV
A1308KUA-5-T –20 0 10 mV
A1309KUA-9-T –20 0 10 mV
A1308LLHLX-05-T –15 0 15 mV
Typical Quiescent Voltage Output Drift
∆VOUT(Q) A1308LLHLX-1-T –15 0 15 mV
Across Temperature Range
A1308LLHLX-2-T –20 – 0 mV
A1308LLHLX-3-T –20 – 0 mV
TA = 150°C
A1308LLHLX-5-T –30 – 0 mV
A1309LLHLX-9-T –30 – 0 mV
A1309LLHLX-RP9-T –30 – 0 mV
A1309LUA-2-T –10 – 10 mV
Sensitivity Drift Due to
∆SensPKG TA = 25°C, after temperature cycling – ±2 – %
Package Hysteresis [11]
5
Allegro MicroSystems
955 Perimeter Road
Manchester, NH 03103-3353 U.S.A.
www.allegromicro.com
A1308 and Linear Hall-Effect Sensor ICs with Analog Output
A1309 Available in a Miniature, Low-Profile Surface-Mount Package
CHARACTERISTIC DEFINITIONS
Power-On Time. When the supply is ramped to its operating Quiescent Voltage Output. In the quiescent state (no signifi-
voltage, the device output requires a finite time to react to an cant magnetic field: B = 0 G), the output, VOUT(Q), is at a con-
input magnetic field. Power-On Time, tPO , is defined as the time stant ratio to the supply voltage, VCC, across the entire operating
it takes for the output voltage to begin responding to an applied ranges of VCC and Operating Ambient Temperature, TA.
magnetic field after the power supply has reached its minimum
Quiescent Voltage Output Drift Across Temperature
specified operating voltage, VCC(min), as shown in Figure 1.
Range. Due to internal component tolerances and thermal
Delay to Clamp. A large magnetic input step may cause the considerations, the Quiescent Voltage Output, VOUT(Q), may
clamp to overshoot its steady-state value. The Delay to Clamp, drift due to temperature changes within the Operating Ambient
tCLP , is defined as the time it takes for the output voltage to settle Temperature, TA. For purposes of specification, the Quiescent
within 1% of its steady-state value, after initially passing through Voltage Output Drift Across Temperature Range, ∆VOUT(Q) (mV),
its steady-state voltage, as shown in Figure 2. is defined as:
tCLP
t1 t2
The ideal value of Sens across the full ambient temperature
range, SensIDEAL(TA), is defined as:
t1= time at which output voltage initially
reaches steady-state clamp voltage SensIDEAL(TA) = SensT1 × [100 (%) + TCSENS (TA –T1)] (4)
t2= time at which output voltage settles to
within 1% of steady-state clamp voltage
Sensitivity Drift Across Temperature Range. Second-
order sensitivity temperature coefficient effects cause the
time (µs)
magnetic sensitivity, Sens, to drift from its ideal value across the
Figure 2: Definition of Delay to Clamp, tCLP operating ambient temperature range, TA. For purposes of specifi-
6
Allegro MicroSystems
955 Perimeter Road
Manchester, NH 03103-3353 U.S.A.
www.allegromicro.com
A1308 and Linear Hall-Effect Sensor ICs with Analog Output
A1309 Available in a Miniature, Low-Profile Surface-Mount Package
cation, the Sensitivity Drift Across Temperature Range, ∆SensTC, The output voltage clamps, VCLPHIGH and VCLPLOW , limit the
is defined as: operating magnetic range of the applied field in which the device
SensTA – SensIDEAL(TA) provides a linear output. The maximum positive and negative
∆SensTC =
Sens
× 100 (%) (5) applied magnetic fields in the operating range can be calculated:
IDEAL(TA)
Sensitivity Drift Due to Package Hysteresis. Package VCLPHIGH – VOUT(Q)
BMAX(+) = (10)
stress and relaxation can cause the device sensitivity at TA = 25°C Sens
to change during and after temperature cycling. This change in VOUT(Q) – VCLPLOW
sensitivity follows a hysteresis curve. For purposes of specifica- BMAX(–) =
tion, the Sensitivity Drift Due to Package Hysteresis, ∆SensPKG, Sens
is defined as:
Symmetry Sensitivity Error. The magnetic sensitivity of the
Sens(25°C)(2) – Sens(25°C)(1) device is constant for any two applied magnetic fields of equal
∆SensPKG = × 100 (%) (6)
Sens(25°C)(1) magnitude and opposite polarities. Symmetry error, SymERR (%),
where Sens(25°C)(1) is the programmed value of sensitivity is measured and defined as:
at TA = 25°C, and Sens(25°C)(2) is the value of sensitivity at Sens(B+)
TA = 25°C after temperature cycling TA up to 150°C (L tempera- SymERR = 1– × 100 (%) (11)
ture device) or 125°C (K temperature device), down to –40°C, Sens(B–)
and back up to 25°C. where SensBx is as defined in equation 10, and B+ and B– are
positive and negative magnetic fields such that |B+| = |B–|.
Linearity Sensitivity Error. The A1308 and A1309 are
designed to provide linear output in response to a ramping Ratiometry Error. The A1308 and A1309 provide ratiometric
applied magnetic field. Consider two magnetic fields, B1 and B2. output. This means that the Quiescent Voltage Output, VOUT(Q) ,
Ideally, the sensitivity of a device is the same for both fields, for magnetic sensitivity, Sens, and clamp voltages, VCLPHIGH and
a given supply voltage and temperature. Linearity error is present VCLPLOW , are proportional to the supply voltage, VCC. In other
when there is a difference between the sensitivities measured at words, when the supply voltage increases or decreases by a
B1 and B2. certain percentage, each characteristic also increases or decreases
Linearity Sensitivity Error, LINERR , is calculated separately for by the same percentage. Error is the difference between the
positive (LinERR+) and negative (LinERR– ) applied magnetic measured change in the supply voltage relative to 5 V and the
fields. LINERR (%) is measured and defined as: measured change in each characteristic.
7
Allegro MicroSystems
955 Perimeter Road
Manchester, NH 03103-3353 U.S.A.
www.allegromicro.com
A1308 and Linear Hall-Effect Sensor ICs with Analog Output
A1309 Available in a Miniature, Low-Profile Surface-Mount Package
time
8
Allegro MicroSystems
955 Perimeter Road
Manchester, NH 03103-3353 U.S.A.
www.allegromicro.com
A1308 and Linear Hall-Effect Sensor ICs with Analog Output
A1309 Available in a Miniature, Low-Profile Surface-Mount Package
APPLICATION INFORMATION
A1308
A1309
VCC VOUT
RL 4.7 nF
5V 0.1 µF GND
Chopper Stabilization Technique through a low-pass filter, while the modulated DC offset is sup-
When using Hall-effect technology, a limiting factor for pressed. In addition to the removal of the thermal and mechanical
switchpoint accuracy is the small signal voltage developed across stress-related offset, this novel technique also reduces the amount
the Hall element. This voltage is disproportionally small relative of thermal noise in the Hall sensor IC while completely removing
to the offset that can be produced at the output of the Hall sensor
the modulated residue resulting from the chopper operation. The
IC. This makes it difficult to process the signal while maintain-
ing an accurate, reliable output over the specified operating chopper stabilization technique uses a high-frequency sampling
temperature and voltage ranges. Chopper stabilization is a unique clock. For demodulation process, a sample-and-hold technique
approach used to minimize Hall offset on the chip. Allegro is used. This high-frequency operation allows a greater sampling
employs a technique to remove key sources of the output drift rate, which results in higher accuracy and faster signal-processing
induced by thermal and mechanical stresses. This offset reduction capability. This approach desensitizes the chip to the effects
technique is based on a signal modulation-demodulation process. of thermal and mechanical stresses, and produces devices that
The undesired offset signal is separated from the magnetic field-
have extremely stable quiescent Hall output voltages and precise
induced signal in the frequency domain, through modulation.
The subsequent demodulation acts as a modulation process for recoverability after temperature cycling. This technique is made
the offset, causing the magnetic field-induced signal to recover possible through the use of a BiCMOS process, which allows the
its original spectrum at baseband, while the DC offset becomes a use of low-offset, low-noise amplifiers in combination with high-
high-frequency signal. The magnetic-sourced signal then can pass density logic integration and sample-and-hold circuits.
Regulator
Clock/Logic
Hall Element
Amp
Anti-aliasing Tuned
LP Filter Filter
9
Allegro MicroSystems
955 Perimeter Road
Manchester, NH 03103-3353 U.S.A.
www.allegromicro.com
A1308 and Linear Hall-Effect Sensor ICs with Analog Output
A1309 Available in a Miniature, Low-Profile Surface-Mount Package
+0.125
2.975 –0.075
D
1.49
4° ±4°
A
3
+0.020
0.180 –0.053
0.96 D
+0.19
+0.10 1.91 –0.06 2.40
2.90 –0.20
0.70
D
1.00
0.25 MIN
1 2
0.55 REF
0.25 BSC 0.95
Seating Plane
Branded Face Gauge Plane B PCB Layout Reference View
8× 10° ±5°
1.00 ±0.13
NNN
+0.10
0.05 –0.05
0.95 BSC
0.40 ±0.10 C Standard Branding Reference View
N = Last three digits of device part number
10
Allegro MicroSystems
955 Perimeter Road
Manchester, NH 03103-3353 U.S.A.
www.allegromicro.com
A1308 and Linear Hall-Effect Sensor ICs with Analog Output
A1309 Available in a Miniature, Low-Profile Surface-Mount Package
+0.08
4.09 –0.05
45°
B
C
E
2.04
1.52 ±0.05
10°
1.44 E E
Mold Ejector
+0.08 Pin Indent
3.02 –0.05
Branded 45°
Face
0.79 REF
A
1.02
MAX
NNN
1
1 2 3
D Standard Branding Reference View
= Supplier emblem
N = Last three digits of device part number
+0.05
0.43 –0.07
A Dambar removal protrusion (6×)
B Gate and tie bar burr area
C Active Area Depth, 0.50 mm ±0.08
D Branding scale and appearance at supplier discretion
1.27 NOM
11
Allegro MicroSystems
955 Perimeter Road
Manchester, NH 03103-3353 U.S.A.
www.allegromicro.com
A1308 and Linear Hall-Effect Sensor ICs with Analog Output
A1309 Available in a Miniature, Low-Profile Surface-Mount Package
Revision History
Number Date Description
– June 27, 2014 Initial release
1 June 27, 2014 Updated product offerings
2 November 13, 2015 Updated product offerings
3 March 30, 2016 Updated product offerings
4 April 19, 2016 Updated product offerings
5 September 2, 2016 Updated product offerings
6 December 9, 2016 Updated product offerings
7 January 4, 2017 Updated product offerings
8 June 6, 2017 Updated product offerings and Figure 3
9 November 14, 2018 Added A1309LUA-2-T and A1308LUA-9-T part options
10 September 30, 2019 Added A1308KUA-2-T part option; updated LH and UA package drawings and other minor editorial updates
11 February 20, 2020 Removed A1308LUA-9-T part option
12
Allegro MicroSystems
955 Perimeter Road
Manchester, NH 03103-3353 U.S.A.
www.allegromicro.com