SN74LVC2G14 Dual Schmitt-Trigger Inverter
SN74LVC2G14 Dual Schmitt-Trigger Inverter
SN74LVC2G14 Dual Schmitt-Trigger Inverter
SN74LVC2G14
SCES200O – APRIL 1999 – REVISED AUGUST 2015
• Engine Control Modules (1) For all available packages, see the orderable addendum at
the end of the data sheet.
• Arcade, Casino, and Gambling Machines
• Servers and High-Performance Computing
• EPOS, ECR, and Cash Drawer
• Routers
• Desktop PC
Block Diagram
1 6
1A 1Y
3 4
2A 2Y
An IMPORTANT NOTICE at the end of this data sheet addresses availability, warranty, changes, use in safety-critical applications,
intellectual property matters and other important disclaimers. PRODUCTION DATA.
SN74LVC2G14
SCES200O – APRIL 1999 – REVISED AUGUST 2015 www.ti.com
Table of Contents
1 Features .................................................................. 1 8.1 Overview ................................................................... 8
2 Applications ........................................................... 1 8.2 Functional Block Diagram ......................................... 8
3 Description ............................................................. 1 8.3 Feature Description................................................... 8
8.4 Device Functional Modes.......................................... 8
4 Revision History..................................................... 2
5 Pin Configuration and Functions ......................... 3 9 Application and Implementation .......................... 9
9.1 Application Information.............................................. 9
6 Specifications......................................................... 4
9.2 Typical Application ................................................... 9
6.1 Absolute Maximum Ratings ..................................... 4
6.2 ESD Ratings ............................................................ 4 10 Power Supply Recommendations ..................... 10
6.3 Recommended Operating Conditions ...................... 4 11 Layout................................................................... 10
6.4 Thermal Information .................................................. 5 11.1 Layout Guidelines ................................................. 10
6.5 Electrical Characteristics........................................... 5 11.2 Layout Example .................................................... 11
6.6 Switching Characteristics, –40°C to 85°C ................ 6 12 Device and Documentation Support ................. 12
6.7 Switching Characteristics, –40°C to 125°C............... 6 12.1 Community Resources.......................................... 12
6.8 Operating Characteristics.......................................... 6 12.2 Trademarks ........................................................... 12
6.9 Typical Characteristics .............................................. 6 12.3 Electrostatic Discharge Caution ............................ 12
7 Parameter Measurement Information .................. 7 12.4 Glossary ................................................................ 12
8 Detailed Description .............................................. 8 13 Mechanical, Packaging, and Orderable
Information ........................................................... 12
4 Revision History
NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
• Added Applications, Device Information table, ESD Ratings table, Feature Description section, Device Functional
Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device
and Documentation Support section, and Mechanical, Packaging, and Orderable Information section .............................. 1
DBV Package
6-Pin SOT-23 DCK Package
Top View 6-Pin SC70
Top View
1A 1 6 1Y 1A 1 6 1Y
GND 2 5 VCC
GND 2 5 VCC
2A 3 4 2Y
2A 3 4 2Y
YZP Package
6-Pin DSBGA
Bottom View
2A 3 4 2Y
GND 2 5 VCC
1A 1 6
1Y
Pin Functions
PIN
I/O DESCRIPTION
NAME NO.
1A 1 I Gate 1 logic signal
1Y 6 O Gate 1 inverted signal
2A 3 I Gate 2 logic signal
2Y 4 O Gate 2 inverted signal
GND 2 — Ground
VCC 5 — Supply/Power Pin
6 Specifications
6.1 Absolute Maximum Ratings
over operating free-air temperature range (unless otherwise noted) (1)
MIN MAX UNIT
VCC Supply voltage –0.5 6.5 V
(2)
VI Input voltage –0.5 6.5 V
VO Voltage applied to any output in the high-impedance or power-off state (2) –0.5 6.5 V
VO Voltage applied to any output in the high or low state (2) (3) –0.5 VCC + 0.5 V
IIK Input clamp current VI < 0 –50 mA
IOK Output clamp current VO < 0 –50 mA
IO Continuous output current ±50 mA
Continuous current through VCC or GND ±100 mA
TJ Junction temperature –65 150 °C
Tstg Storage temperature –65 150 °C
(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings
only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended
Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
(3) The value of VCC is provided in the Recommended Operating Conditions table.
(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with
less than 500-V HBM is possible with the necessary precautions. Pins listed as ±XXX V may actually have higher performance.
(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with
less than 250-V CDM is possible with the necessary precautions. Pins listed as ±YYY V may actually have higher performance.
(1) All unused inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report,
Implications of Slow or Floating CMOS Inputs, SCBA004.
(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application
report, SPRA953.
8
TPD
7
5
TPD (ns)
TPD (ns)
0
0 1 2 3 4 5 6
VCC (V) D002
Temperature (°C)
Figure 1. TPD Across Temperature at 3.3 V VCC Figure 2. TPD Across VCC at 25°C
LOAD CIRCUIT
INPUTS
VCC VM VLOAD CL RL VD
VI tr/tf
1.8 V ± 0.15 V VCC £2 ns VCC/2 2 × VCC 30 pF 1 kW 0.15 V
2.5 V ± 0.2 V VCC £2 ns VCC/2 2 × VCC 30 pF 500 W 0.15 V
3.3 V ± 0.3 V 3V £2.5 ns 1.5 V 6V 50 pF 500 W 0.3 V
5 V ± 0.5 V VCC £2.5 ns VCC/2 2 × VCC 50 pF 500 W 0.3 V
VI
Timing Input VM
0V
tW
VI tsu th
VI
Input VM VM Data Input VM VM
0V 0V
VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS
PULSE DURATION SETUP AND HOLD TIMES
VI VI
VM VM Output
Input VM VM
Control
0V 0V
tPLH tPHL tPZL tPLZ
VOH Output VLOAD/2
VM VM Waveform 1
Output VM
S1 at VLOAD VOL + VD
VOL VOL
(see Note B)
tPHL tPLH tPZH tPHZ
VOH Output VOH
Waveform 2 VOH – VD
Output VM VM VM
VOL S1 at GND
(see Note B) »0 V
VOLTAGE WAVEFORMS VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES ENABLE AND DISABLE TIMES
INVERTING AND NONINVERTING OUTPUTS LOW- AND HIGH-LEVEL ENABLING
8 Detailed Description
8.1 Overview
The SN74LVC2G14 device contains two Schmitt Trigger Inverter and performs the Boolean function Y = A. The
device functions as an independent inverter, but because of Schmitt Trigger action, it will have different input
threshold levels for a positive-going (Vt+) and negative-going (Vt-) signals.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuit disables the output,
preventing damaging current back-flow through the device when it is powered down.
3 4
2A 2Y
NOTE
Information in the following applications sections is not part of the TI component
specification, and TI does not warrant its accuracy or completeness. TI’s customers are
responsible for determining suitability of components for their purposes. Customers should
validate and test their design implementation to confirm system functionality.
SN74LVC2G14
(one channel)
50 pF
16 pF
~32 pF ~32pF
Icc - mA
5
4
3
2
1
0
0 20 40 60 80
Frequency - MHz D003
11 Layout
GND 2
SN74LVC2G14 5
VCC
2A 3 4 2Y
12.2 Trademarks
NanoFree, E2E are trademarks of Texas Instruments.
All other trademarks are the property of their respective owners.
12.3 Electrostatic Discharge Caution
These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam
during storage or handling to prevent electrostatic damage to the MOS gates.
12.4 Glossary
SLYZ022 — TI Glossary.
This glossary lists and explains terms, acronyms, and definitions.
www.ti.com 4-Apr-2019
PACKAGING INFORMATION
Orderable Device Status Package Type Package Pins Package Eco Plan Lead/Ball Finish MSL Peak Temp Op Temp (°C) Device Marking Samples
(1) Drawing Qty (2) (6) (3) (4/5)
SN74LVC2G14DBVR ACTIVE SOT-23 DBV 6 3000 Green (RoHS CU NIPDAU | CU SN Level-1-260C-UNLIM -40 to 125 (C145, C14F, C14K,
& no Sb/Br) C14R)
SN74LVC2G14DBVRE4 ACTIVE SOT-23 DBV 6 3000 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -40 to 125 (C14F, C14R)
& no Sb/Br)
SN74LVC2G14DBVRG4 ACTIVE SOT-23 DBV 6 3000 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -40 to 125 (C14F, C14R)
& no Sb/Br)
SN74LVC2G14DBVT ACTIVE SOT-23 DBV 6 250 Green (RoHS CU NIPDAU | CU SN Level-1-260C-UNLIM -40 to 125 (C145, C14F, C14K,
& no Sb/Br) C14R)
SN74LVC2G14DBVTG4 ACTIVE SOT-23 DBV 6 250 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -40 to 125 (C14F, C14R)
& no Sb/Br)
SN74LVC2G14DCK3 ACTIVE SC70 DCK 6 3000 Pb-Free CU SNBI Level-1-260C-UNLIM -40 to 125 (CFF, CFZ)
(RoHS)
SN74LVC2G14DCKR ACTIVE SC70 DCK 6 3000 Green (RoHS CU NIPDAU | CU SN Level-1-260C-UNLIM -40 to 125 (CF5, CFF, CFJ, CF
& no Sb/Br) K, CFR)
SN74LVC2G14DCKRE4 ACTIVE SC70 DCK 6 3000 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -40 to 125 CF5
& no Sb/Br)
SN74LVC2G14DCKRG4 ACTIVE SC70 DCK 6 3000 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -40 to 125 CF5
& no Sb/Br)
SN74LVC2G14DCKT ACTIVE SC70 DCK 6 250 Green (RoHS CU NIPDAU | CU SN Level-1-260C-UNLIM -40 to 125 (CF5, CFF, CFJ, CF
& no Sb/Br) K, CFR)
SN74LVC2G14DCKTG4 ACTIVE SC70 DCK 6 250 Green (RoHS CU NIPDAU Level-1-260C-UNLIM -40 to 125 CF5
& no Sb/Br)
SN74LVC2G14YZPR ACTIVE DSBGA YZP 6 3000 Green (RoHS SNAGCU Level-1-260C-UNLIM -40 to 125 (CF7, CFN)
& no Sb/Br)
(1)
The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
(2)
RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance
do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may
reference these types of products as "Pb-Free".
RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.
Addendum-Page 1
PACKAGE OPTION ADDENDUM
www.ti.com 4-Apr-2019
Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based
flame retardants must also meet the <=1000ppm threshold requirement.
(3)
MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
(4)
There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
(5)
Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation
of the previous line and the two combined represent the entire Device Marking for that device.
(6)
Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish
value exceeds the maximum column width.
Important Information and Disclaimer:The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information
provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and
continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals.
TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.
In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.
• Automotive: SN74LVC2G14-Q1
• Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects
Addendum-Page 2
PACKAGE MATERIALS INFORMATION
www.ti.com 7-Oct-2018
Pack Materials-Page 1
PACKAGE MATERIALS INFORMATION
www.ti.com 7-Oct-2018
Pack Materials-Page 2
PACKAGE OUTLINE
DBV0006A SCALE 4.000
SOT-23 - 1.45 mm max height
SMALL OUTLINE TRANSISTOR
C
3.0
2.6 0.1 C
1.75
B A 1.45 MAX
1.45
PIN 1
INDEX AREA
1
6
2X 0.95
3.05
2.75
1.9 5
2
4
3
0.50
6X
0.25
0.15
0.2 C A B (1.1) TYP
0.00
0.25
GAGE PLANE 0.22
TYP
0.08
8
TYP 0.6
0 TYP SEATING PLANE
0.3
4214840/B 03/2018
NOTES:
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
5. Refernce JEDEC MO-178.
www.ti.com
EXAMPLE BOARD LAYOUT
DBV0006A SOT-23 - 1.45 mm max height
SMALL OUTLINE TRANSISTOR
PKG
6X (1.1)
1
6X (0.6)
6
SYMM
2 5
2X (0.95)
3 4
SOLDER MASK
SOLDER MASK METAL METAL UNDER OPENING
OPENING SOLDER MASK
4214840/B 03/2018
NOTES: (continued)
www.ti.com
EXAMPLE STENCIL DESIGN
DBV0006A SOT-23 - 1.45 mm max height
SMALL OUTLINE TRANSISTOR
PKG
6X (1.1)
1
6X (0.6)
6
SYMM
2 5
2X(0.95)
3 4
(R0.05) TYP
(2.6)
4214840/B 03/2018
NOTES: (continued)
8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate
design recommendations.
9. Board assembly site may have different recommendations for stencil design.
www.ti.com
PACKAGE OUTLINE
YZP0006 SCALE 9.000
DSBGA - 0.5 mm max height
DIE SIZE BALL GRID ARRAY
B E A
BALL A1
CORNER
0.5 MAX C
SEATING PLANE
0.19 BALL TYP 0.05 C
0.15
0.5 TYP
SYMM
1 D: Max = 1.418 mm, Min =1.358 mm
B TYP
0.5 E: Max = 0.918 mm, Min =0.858 mm
TYP
A
0.25 1 2
6X SYMM
0.21
0.015 C A B
4219524/A 06/2014
1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
per ASME Y14.5M.
2. This drawing is subject to change without notice.
TM
3. NanoFree package configuration.
www.ti.com
EXAMPLE BOARD LAYOUT
YZP0006 DSBGA - 0.5 mm max height
DIE SIZE BALL GRID ARRAY
(0.5) TYP
6X ( 0.225)
1 2
(0.5) TYP
B SYMM
SYMM
4219524/A 06/2014
NOTES: (continued)
4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints.
For more information, see Texas Instruments literature number SBVA017 (www.ti.com/lit/sbva017).
www.ti.com
EXAMPLE STENCIL DESIGN
YZP0006 DSBGA - 0.5 mm max height
DIE SIZE BALL GRID ARRAY
(0.5) TYP
6X ( 0.25)
(R0.05) TYP
1 2
A
(0.5)
TYP
B SYMM
METAL
TYP
SYMM
4219524/A 06/2014
NOTES: (continued)
5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.
www.ti.com
IMPORTANT NOTICE AND DISCLAIMER
TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE
DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES “AS IS”
AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY
IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD
PARTY INTELLECTUAL PROPERTY RIGHTS.
These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate
TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable
standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you
permission to use these resources only for development of an application that uses the TI products described in the resource. Other
reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third
party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims,
damages, costs, losses, and liabilities arising out of your use of these resources.
TI’s products are provided subject to TI’s Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on
ti.com or provided in conjunction with such TI products. TI’s provision of these resources does not expand or otherwise alter TI’s applicable
warranties or warranty disclaimers for TI products.
Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2019, Texas Instruments Incorporated