Trenchmos Transistor Buk9535-55A Logic Level Fet Buk9635-55A
Trenchmos Transistor Buk9535-55A Logic Level Fet Buk9635-55A
Trenchmos Transistor Buk9535-55A Logic Level Fet Buk9635-55A
PINNING
1 gate
2 drain
2 g
3 source
1 3 1 2 3
LIMITING VALUES
Limiting values in accordance with the Absolute Maximum System (IEC 134)
SYMBOL PARAMETER CONDITIONS MIN. MAX. UNIT
VDS Drain-source voltage - - 55 V
VDGR Drain-gate voltage RGS = 20 kΩ - 55 V
±VGS Gate-source voltage - - 10 V
±VGSM Non-repetitive gate-source voltage tp≤50µS - 15 V
THERMAL RESISTANCES
SYMBOL PARAMETER CONDITIONS TYP. MAX. UNIT
Rth j-mb Thermal resistance junction to - - 1.8 K/W
mounting base
Rth j-a Thermal resistance junction to in free air 60 - K/W
ambient(TO220AB)
Rth j-a Thermal resistance junction to Minimum footprint, FR4 50 - K/W
ambient(SOT404) board
STATIC CHARACTERISTICS
Tj= 25˚C unless otherwise specified
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
V(BR)DSS Drain-source breakdown VGS = 0 V; ID = 0.25 mA; 55 - - V
voltage Tj = -55˚C 50 - - V
VGS(TO) Gate threshold voltage VDS = VGS; ID = 1 mA 1 1.5 2.0 V
Tj = 175˚C 0.5 - - V
Tj = -55˚C - - 2.3 V
IDSS Zero gate voltage drain current VDS = 55 V; VGS = 0 V; - 0.05 10 µA
Tj = 175˚C - - 500 µA
IGSS Gate source leakage current VGS = ±10 V; VDS = 0 V - 2 100 nA
RDS(ON) Drain-source on-state VGS = 5 V; ID = 25 A - 26 35 mΩ
resistance Tj = 175˚C - - 70 mΩ
VGS = 10 V; ID = 25 A - 24 32 mΩ
VGS = 4.5 V; ID = 25 A - 26.5 38 mΩ
DYNAMIC CHARACTERISTICS
Tmb = 25˚C unless otherwise specified
SYMBOL PARAMETER CONDITIONS MIN. TYP. MAX. UNIT
Ciss Input capacitance VGS = 0 V; VDS = 25 V; f = 1 MHz - 880 1173 pF
Coss Output capacitance - 165 198 pF
Crss Feedback capacitance - 111 152 pF
td on Turn-on delay time VDD = 30 V; Rload =1.2Ω; - 6 9 ns
tr Turn-on rise time VGS = 5 V; RG = 10 Ω - 36 55 ns
td off Turn-off delay time - 96 134 ns
tf Turn-off fall time - 73 102 ns
Ld Internal drain inductance Measured from drain lead 6 mm - 4.5 - nH
from package to centre of die
Ld Internal drain inductance Measured from contact screw on - 3.5 - nH
tab to centre of die(TO220AB)
Ld Internal drain inductance Measured from upper edge of drain - 2.5 - nH
tab to centre of die(SOT404)
Ls Internal source inductance Measured from source lead to - 7.5 - nH
source bond pad
60 10us
50
40 10 100us
30 DC
1ms
20
10ms
10
1
0 1 10 100
0 20 40 60 80 100 120 140 160 180 VSD/V
Tmb / C
40 0.1
30 0
20
10
0 0.01
0 20 40 60 80 100 120 140 160 180 1E-07 1E-05 1E-03 1E-01 1E+01
Tmb / C t/s
VGS/V = 70
100 10.0 7.5
7.0
6.5 ID/A
ID/A 90 60
6.0
5.5
80
5.0 50
70 4.8
60 4.4 40 o
Tj/C= 175 C
4.0
50 3.8
3.6
30
40 o
3.4 25 C
30 3.2 20
3.0
20 2.8
2.6 10
10 2.4
0 0
0 2 4 6 8 10 0 1 2 3 4 5 6 7
VDS/V VGS/V
RDS(ON)/mOhm 25
40
gfs/S
20
35
15
VGS/V=
30
3.0 10
3.2
3.4
25 3.6 5
4.0
5.0
0
20 0 5 10 15 20 25 30 35
0 10 20 30 40 50 60 70
ID/A ID/A
31 2.5
30
29
2
28
27
1.5
26
25
1
24
23
0.5
22 -100 -50 0 50 100 150 200
3 4 5 6 7 8 9 10
ID/A Tmb / degC
Fig.7. Typical on-state resistance, Tj = 25 ˚C. Fig.10. Normalised drain-source on-state resistance.
RDS(ON) = f(VGS); conditions: ID = 25 A; a = RDS(ON)/RDS(ON)25 ˚C = f(Tj); ID = 25 A; VGS = 5 V
VGS(TO) / V 5
2.5
VGS / V
VDS = 14V
max.
2 4
VDS = 44V
typ.
3
1.5
min.
2
1
1
0.5
0
0
-100 -50 0 50 100 150 200 0 5 10 15 20
Tj / C QG / nC
1E-05 10
0
0.0 0.5 1.0 1.5 2.0
1E-05 VSDS/V
0 0.5 1 1.5 2 2.5 3
WDSS%
Capacitance / nF 120
2.5
110
100
2.0 90
80
1.5 70
60
Ciss
50
1.0
40
30
0.5
20
Coss 10
Crss
0.0 0
0.01 0.1 1 10 100 20 40 60 80 100 120 140 160 180
VDS/V Tmb / C
Fig.13. Typical capacitances, Ciss, Coss, Crss. Fig.16. Normalised avalanche energy rating.
C = f(VDS); conditions: VGS = 0 V; f = 1 MHz WDSS% = f(Tmb); conditions: ID = 75 A
VDD VDD
+ +
L RD
VDS VDS
VGS
- VGS
-
-ID/100
RG
0 T.U.T. 0 T.U.T.
R 01
RGS
shunt
100
IAV
o
25 C
10
o
Tj prior to avalanche 150 C
1
0.001 0.01 0.1 1 10
Avalanche Time, t AV (ms)
MECHANICAL DATA
Dimensions in mm
4,5
Net Mass: 2 g max
10,3
max
1,3
3,7
2,8 5,9
min
15,8
max
3,0 max
3,0
not tinned
13,5
min
1,3
max 1 2 3
(2x) 0,9 max (3x)
0,6
2,54 2,54 2,4
Notes
1. Observe the general handling precautions for electrostatic-discharge sensitive devices (ESDs) to prevent
damage to MOS gate oxide.
2. Refer to mounting instructions for SOT78 (TO220) envelopes.
3. Epoxy meets UL94 V0 at 1/8".
MECHANICAL DATA
E A1
D1 mounting
base
HD
Lp
1 3
b c
e e Q
0 2.5 5 mm
scale
mm 4.50 1.40 0.85 0.64 11 1.60 10.30 2.54 2.90 15.40 2.60
4.10 1.27 0.60 0.46 1.20 9.70 2.10 14.80 2.20
98-12-14
SOT404
99-06-25
Fig.21. SOT404 surface mounting package. Centre pin connected to mounting base.
Notes
1. This product is supplied in anti-static packaging. The gate-source input must be protected against static
discharge during transport or handling.
2. Refer to SMD Footprint Design and Soldering Guidelines, Data Handbook SC18.
3. Epoxy meets UL94 V0 at 1/8".
MOUNTING INSTRUCTIONS
Dimensions in mm 11.5
9.0
17.5
2.0
3.8
5.08
DEFINITIONS
Data sheet status
Objective specification This data sheet contains target or goal specifications for product development.
Preliminary specification This data sheet contains preliminary data; supplementary data may be published later.
Product specification This data sheet contains final product specifications.
Limiting values
Limiting values are given in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one
or more of the limiting values may cause permanent damage to the device. These are stress ratings only and
operation of the device at these or at any other conditions above those given in the Characteristics sections of
this specification is not implied. Exposure to limiting values for extended periods may affect device reliability.
Application information
Where application information is given, it is advisory and does not form part of the specification.
Philips Electronics N.V. 2000
All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the
copyright owner.
The information presented in this document does not form part of any quotation or contract, it is believed to be
accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any
consequence of its use. Publication thereof does not convey nor imply any license under patent or other
industrial or intellectual property rights.