The Range of Can Be Specified Over Which The Gain Does Not Deviate More Than 70.7% of The Maximum Gain at Some Reference Mid
The Range of Can Be Specified Over Which The Gain Does Not Deviate More Than 70.7% of The Maximum Gain at Some Reference Mid
17A20404
JNTUA COLLEGE OF ENGINEERING (Autonomous), ANANTHAPURAMU
I B.TECH II SEM (R17) REGULAR/SUPPLEMENTARY EXAMNATIONS JULY 2019
ELECTRONICS DEVICES & CIRCUITS
SCHEME OF EVALUATION
1.
(a) Define Static Resistance of a diode?
Static Resistance
The application of a dc voltage to a circuit containing a semiconductor diode will result in an
operating point on the characteristic curve that will not change with time. The resistance of
the diode at the operating point can be found simply by finding the corresponding levels of
VD and ID as shown in Fig. 1.25 and applying the following Equation:
The dc resistance levels at the knee and below will be greater than the resistance levels
obtained for the vertical rise section of the characteristics. The resistance levels in the
reverse-bias region will naturally be quite high. Since ohmmeters typically employ a
relatively constant-current source, the resistance determined will be at a preset current level
(typically, a few mill amperes).
UNIT-1
2.(a) Explain the operation of a diode in Forward and reverse bias with the help of V-I
characteristics? [5M]
The V-I characteristics or voltage-current characteristics of the p-n junction diode is shown in
the below figure. The horizontal line in the below figure represents the amount
of voltage applied across the p-n junction diode whereas the vertical line represents the
amount of current flows in the p-n junction diode.
Forward V-I characteristics of p-n junction diode
If the positive terminal of the battery is connected to the p-type semiconductor and the
negative terminal of the battery is connected to the n-type semiconductor, the diode is said to
be in forward bias. In forward biased p-n junction diode, VF represents the forward voltage
whereas IFrepresents the forward current.
Forward V-I characteristics of silicon diode
If the external voltage applied on the silicon diode is less than 0.7 volts, the silicon diode
allows only a small electric current. However, this small electric current is considered as
negligible.
When the external voltage applied on the silicon diode reaches 0.7 volts, the p-n junction
diode starts allowing large electric current through it. At this point, a small increase in
voltage increases the electric current rapidly. The forward voltage at which the silicon diode
starts allowing large electric current is called cut-in voltage. The cut-in voltage for silicon
diode is approximately 0.7 volts.
Reverse V-I characteristics of p-n junction diode
If the negative terminal of the battery is connected to the p-type semiconductor and the
positive terminal of the battery is connected to the n-type semiconductor, the diode is said to
be in reverse bias. In reverse biased p-n junction diode, VR represents the reverse voltage
whereas IRrepresents the reverse current.
If the external reverse voltage applied on the p-n junction diode is increased, the free
electronsfrom the n-type semiconductor and the holes from the p-type semiconductor are
moved away from the p-n junction. This increases the width of depletion region.
The wide depletion region of reverse biased p-n junction diode completely blocks the
majority charge carrier current. However, it allows the minority charge carrier current. The
free electrons (minority carriers) in the p-type semiconductor and the holes (minority carriers)
in the n-type semiconductor carry the electric current. The electric current, which is carried
by the minority charge carriers in the p-n junction diode, is called reverse current.
In n-type and p-type semiconductors, very small number of minority charge carriers is
present. Hence, a small voltage applied on the diode pushes all the minority carriers towards
the junction. Thus, further increase in the external voltage does not increase the electric
current. This electric current is called reverse saturation current. In other words, the voltage
or point at which the electric current reaches its maximum level and further increase in
voltage does not increase the electric current is called reverse saturation current.
The reverse saturation current is depends on the temperature. If temperature increases the
generation of minority charge carriers increases. Hence, the reverse current increases with the
increase in temperature. However, the reverse saturation current is independent of the
external reverse voltage. Hence, the reverse saturation current remains constant with the
increase in voltage. However, if the voltage applied on the diode is increased continuously,
the p-n junction diode reaches to a state where junction breakdown occurs and reverse current
increases rapidly.
In germanium diodes, a small increase in temperature generates large number of minority
charge carriers. The number of minority charge carriers generated in the germanium diodes is
greater than the silicon diodes. Hence, the reverse saturation current in the germanium diodes
is greater than the silicon diodes.
2.(b) Discuss briefly about the operation of tunnel diode with the help of energy band
diagram [5M]
Tunnel diode or Esaki diode is a type of semiconductor diode which is capable of very fast
operation, well into the microwave frequency region, by using quantum mechanical effects.
In Figure 3 the tunneling processes in different points of the current voltage characteristic for
the tunnel diode are presented.
In Fig. 3a, the thermal equilibrium situation corresponding to point 1
from the Fig. 1 diagram presented; in this case the electrons will uniformly tunnel in both
directions, so the current will be null. At a direct polarization, a non-zero electron flow will
tunnel from the occupied states of the conduction band of the n region to the empty states
of the valence band from the p region. The current attains a maximum when the overlap of
the empty and occupied states reaches the maximum value; a minimum value is reached
when there are no states for tunneling on the sides of the barrier. In this case, the tunnel
current should drop to zero.
3(a) With the help of neat sketches explain the temperature dependence of V-I characteristics
of p-n junction diode.
[5M]
Temperature can have a marked effect on the characteristics of a silicon semiconductor diode
as shown in Fig. 1.24. It has been found experimentally that the reverse saturation current Io
will just about double in magnitude for every 10°C increase in temperature.
It is not uncommon for a germanium diode with an Io in the order of 1 or 2 A at 25°C to have
a leakage current of 100 A _ 0.1 mA at a temperature of 100°C. Typical values of Io for
silicon are much lower than that of germanium for similar power and current levels. The
result is that even at high temperatures the levels of Io for silicon diodes do not reach the
same high levels obtained.for germanium—a very important reason that silicon devices enjoy
a significantly higher level of development and utilization in design. Fundamentally, the
open-circuit equivalent in the reverse bias region is better realized at any temperature with
silicon than with germanium. The increasing levels of Io with temperature account for the
lower levels of threshold voltage, as shown in Fig. 1.24. Simply increase the level of Io in
and not rise in diode current. Of course, the level of TK also will be increase, but the
increasing level of Io will overpower the smaller percent change in TK. As the temperature
increases the forward characteristics are actually becoming more “ideal,”
There are two mechanisms by which breakdown can occur at a reverse biased P-N junction :
Avalanche breakdown and Zener breakdown.
I.Avalanche breakdown
The minority carriers, under reverse biased conditions, flowing through the junction acquire a
kinetic energy which increases with the increase in reverse voltage. At a sufficiently high
reverse voltage (say 5 V or more), the kinetic energy of minority carriers becomes so large
that they knock out electrons from the covalent bonds of the semiconductor material. As a
result of collision, the liberated electrons in turn liberate more electrons and the current
becomes very large leading to the breakdown of the crystal structure itself. This phenomenon
is called the avalanche breakdown. The breakdown region is the knee of the characteristic
curve. Now the current is not controlled by the junction voltage but rather by the external
circuit.
II.Zener breakdown
Under a very high reverse voltage, the depletion region expands and the potential barrier
increases leading to a very high electric field across the junction. The electric field will break
some of the covalent bonds of the semiconductor atoms leading to a large number of free
minority carriers, which suddenly increase the reverse current. This is called the Zener effect.
The breakdown occurs at a particular and constant value of reverse voltage called the
breakdown voltage, it is found that Zener breakdown occurs at electric field intensity of about
3 x 10^7 V/m.
Either of the two (Zener breakdown or avalanche breakdown) may occur independently, or
both of these may occur simultaneously. Diode junctions that breakdown below 5 V are
caused by Zener effect. Junctions that experience breakdown above 5 V are caused by ava-
lanche effect. Junctions that breakdown around 5 V are usually caused by combination of two
effects. The Zener breakdown occurs in heavily doped junctions (P-type semiconductor mod-
erately doped and N-type heavily doped), which produce narrow depletion layers. The ava-
lanche breakdown occurs in lightly doped junctions, which produce wide depletion layers.
With the increase in junction temperature Zener breakdown voltage is reduced while the
avalanche breakdown voltage increases. The Zener diodes have a negative temperature
coefficient while avalanche diodes have a positive temperature coefficient. Diodes that have
breakdown voltages around 5 V have zero temperature coefficient. The breakdown
phenomenon is reversible and harmless so long as the safe operating temperature is
maintained.
4.[A] With the heap of neat sketch explain the operation of Half wave rectifier?
A Half – wave rectifier as shown in fig 2 is one, which converts a.c. voltage into a pulsating
voltage using only one half cycle of the applied a.c. voltage.
The a.c. voltage is applied to the rectifier circuit using step-down transformer-rectifying
element i.e., p-n junction diode and the source of a.c. voltage, all connected is series. The a.c.
voltage is applied to the rectifier circuit using step-down transformer
Operation:
For the positive half-cycle of input a.c. voltage, the diode D is forward biased and hence it
conducts. Now a current flows in the circuit and there is a voltage drop across RL. The
waveform of the diode current (or) load current is shown in fig 3.
For the negative half-cycle of input, the diode D is reverse biased and hence it does not
Conduct. Now no current flows in the circuit i.e., i=0 and Vo=0. Thus for the negative half-
cycle no power is delivered to the load.
4[B] Draw the L-section filter and derives the expression for ripple factor? [5M]
A simple series inductor reduces both the peakand effective values of the output current and
output voltage. On the other hand a simple shunt capacitor filter reduces the ripple voltage
but increases the diode current. The diode may get damaged due to large current and at the
same time it causes greater heating of supply transformer resulting in reduced efficiency.
In an inductor filter, ripple factor increases with the increase in load resistance RL while in a
capacitor filter it varies inversely with load resistance RL.
From economical point of view also, neither series inductor nor shunt capacitor type filters
are suitable.
Practical filter-circuits are derived by combining the voltage stabilizing action of shunt
capacitor with the current smoothing action of series choke coil. By using combination of
inductor and capacitor ripple factor can be lowered, diode current can be restricted and
simultaneously ripple factor can be made almost independent of load resistance (or load
current). Two types of most commonly used combinations are choke-input or L-section filter-
and capacitor-input or Pi-Filter.
5 [A] With necessary waveforms explain the operations of bridge rectifier? [5M]
The full-wave rectifier circuit requires a center tapped transformer where only one half of the
total ac voltage of the transformer secondary winding is utilized to convert into dc output.
The need of the center tapped transformer in a full-wave rectifier is eliminated in the bridge
rectifierThe bridge rectifier circuit has four diodes connected to form a bridge.
The ac input voltage applied to diagonally opposite ends of the bridge. The load resistance is
connected between the other two ends of the bridge. The bridge rectifier circuits and its
waveforms are shown in figure.
OPERATION :
For the positive half cycle of the input ac voltage diodes D1 and D3 conduct, whereas diodes
D2 and D4 do not conduct. The conducting diodes will be in series through the
load resistance RL, so the load current flows through the RL. During the negative half cycle
of the input ac voltage diodes D2 and D4conduct, whereas diodes D1 and D3 do not conduct.
The conducting diodes D2 and D4 will be in series through the load resistance RL and the
current flows through the RL, in the same direction as in the previous half cycle. Thus a
bidirectional wave is converted into a unidirectional wave.
5 [B] Discuss about harmonic components in rectifier circuits? [5M]
6[A] How the amplification action is done? [5M]
Common-Emitter Configuration
It is called common-emitter configuration since emitter is common or reference to both input
and output terminals. Emitter is usually the terminal closest to or at ground potential.
Almost amplifier design is using connection of CE due to the high gain for current and
voltage.
Two set of characteristics are necessary to describe the behavior for CE ;input (base terminal)
and output (collector terminal) parameters.
IB is microamperes compared to miliamperes of IC.
IB will flow when VBE > 0.7V for silicon and 0.3V for germanium
Before this value IB is very small and no IB.
Base-emitter junction is forward bias Increasing VCE will reduce IB for different values.
For small VCE (VCE < VCESAT, IC increase linearly with increasing of VCE
VCE > VCESAT IC not totally depends on VCE constant IC
IB(uA) is very small compare to IC (mA). Small increase in IB cause big increase in IC
IB=0 A ICEO occur
DC LOAD LINE:
Referring to the biasing circuit of fig 4.2a, the values of VCC and RC are fixed and Ic and VCE
are dependent on RB.
Applying Kirchhoff’s voltage law to the collector circuit in fig. 4.2a, we get
𝑉𝑐𝑐 = 𝐼𝑐𝑅𝑐 + 𝑉𝑐𝑒
The straight line represented by AB in fig4.2b is called the dc load line. The coordinates of
𝑉𝑐𝑐
the end point A are obtained by substituting VCE =0 in the above equation. Then 𝐼𝑐 = 𝑅𝑐 .
𝑉𝑐𝑐
Therefore The coordinates of A are VCE =0 and 𝐼𝑐 = 𝑅𝑐 .
The coordinates of B are obtained by substituting Ic=0 in the above equation. Then Vce =
Vcc. Therefore the coordinates of B are VCE =Vcc and Ic=0. Thus the dc load line AB can be
drawn if the values of Rc and Vcc are known.
As shown in the fig4.2b, the optimum POINT IS LOCATED AT THE MID POINT OF THE
MIDWAY BETWEEN a AND b. In order to get faithful amplification, the Q point must be
well within the active region of the transistor.
Even though the Q point is fixed properly, it is very important to ensure that the operating
point remains stable where it is originally fixed. If the Q point shifts nearer to either A or B,
the output voltage and current get clipped, thereby o/p signal is distorted. In practice, the Q-
point tends to shift its position due to any or all of the following three main factors.
Reverse saturation current, Ico, which doubles for every 10oC raise in temperature
Base emitter Voltage ,VBE, which decreases by 2.5 mV per oC
Transistor current gain, hFE or β which increases with temperature.
If base current IB is kept constant since IB is approximately equal to Vcc/RB. If the transistor
is replaced by another one of the same type, one cannot ensure that the new transistor will
have identical parameters as that of the first one. Parameters such as β vary over a range. This
results in the variation of collector current Ic for a given IB. Hence , in the o/p characteristics,
the spacing between the curves might increase or decrease which leads to the shifting of the
Q-point to a location which might be completely unsatisfactory.
AC LOAD LINE:
After drawing the dc load line, the operating point Q is properly located at the center
of the dc load line. This operating point is chosen under zero input signal condition of the
circuit. Hence the ac load line should also pas through the operating point Q. The effective ac
load resistance Rac, is a combination of RC parallel to RL i.e. 𝑅𝑎𝑐 = 𝑅𝐿 ||𝑅𝐶 . So the slope of
−1
the ac load line CQD will be (𝑅 ). To draw the ac load line, two end points, I.e. VCE(max) and
𝑎𝑐
IC(max) when the signal is applied are required.
𝑉𝐶𝐸(max) = 𝑉𝐶𝐸𝑄+ 𝐼𝐶𝑄 𝑅𝑎𝑐 , which locates point D on the Vce axis.
𝑉𝐶𝐸𝑄
𝐼𝑐(max)) = 𝐼𝐶𝑄 + , which locates the point C on the IC axis.
𝑅𝑎𝑐
By joining points c and D, ac load line CD is constructed. As RC > Rac, The dc load line is
less steep than ac load line.
7 [A] What is base width modulation? Explain the effect on transistor characteristics?
[5M]
The transition or space-charge region at a Junction is the region of uncovered charges on both
sides of the Junction. As the Voltage applied across the Junction increases, the transition
region penetrates deeper into the Collector-Base Junction. Because neutrality of the charge is
to be maintained, the number of uncovered charges on each side remains equal. Since the
doping in the base is substantially smaller than that of Collector, the penetration of the
transition region into the base is much larger than that into the Collector region. Hence the
Collector depletion region is neglected and all the immobile charges is indicated in the base
region.
The decrease in effective base width Wb with increasing reverse bias has three consequences.
i. There is less chance for recombination within the base region.
ii. The concentration gradient of minority carriers is increased within the base, and
consequently, the current of minority carriers injected across the Emitter Junction increases,
with increasing reverse Collector Voltage.
iii. For extremely large Voltages, Wb may be reduced to Zero causing Voltage breakdown.
The lowering of Emitter Junction Voltage causes an excessively large Emitter current, thus
placing an upper limit on the magnitude of the Collector Voltage this phenomenon is known
as punch through. The punch through phenomenon is defined as the mechanism by which a
Transistor usefulness may be terminated by increasing the Collector Voltage
DIODE COMPENSATION:
The following fig shows a transistor amplifier with a diode D connected across the base-
emitter junction for compensation of change in collector saturation current ICO. The diode is
of the same material as the transistor and it is reverse biased by e the emitter-base junction
voltage VBE, allowing the diode reverse saturation current IO to flow through diode D. The
base current IB=I-IO.
As long as temperature is constant, diode D operates as a resistor. As the temperature
increases, ICO of the transistor increases. Hence, to compensate for this, the base current IB
should be decreased.
The increase in temperature will also cause the leakage current IO through D to increase and
thereby decrease the base current IB. This is the required action to keep Ic constant.
This type of bias compensation does not need a change in Ic to effect the change in IC, as both
IO and ICO can track almost equally according to the change in temperature.
Fig. 1
The coupling capacitor (CC ) passes an ac signal from one point to another. At the same time
it does not allow the dc to pass through it. Hence it is also called blocking capacitor.
Fig. 2
For example in fig. 2, the ac voltage at point A is transmitted to point B. For this series
reactance XC should be very small compared to series resistance RS. The circuit to the left of
A may be a source and a series resistor or may be the Thevenin equivalent of a complex
circuit. Similarly RL may be the load resistance or equivalent resistance of a complex
network. The current in the loop is given by
Advantages
Impedance matching between the stages is possible
Higher voltage gain than RC coupled amplifiers
DC biasing of individual stages will remain unchanged even after cascading
Disadvantages
Coupling transformer is expensive and bulky
Frequency response is not perfectly flat
There is possibility of core saturation
Low frequency due to losses in transformer
iii. Direct coupling
Advantages
Due to absence of coupling capacitor, the gain does not reduce on the lower frequency
sideWide frequency response
This amplifier can amplify even the DC signal
Reduced cost and complexity due to absence of coupling capacitor
Disadvantages
DC biasing conditions of the individual stages do not remain same after cascading
Poor frequency response at higher frequencies
Output waveform has DC shift
Poor temperature stability
4) It is because of the fact that there is an increase in VDS .This in turn increases the reverse
bias voltage across the gate source junction .As a result of this depletion region grows in size
thereby reducing the effective width of the channel.
5) All the drain to source voltage corresponding to point the channel width is reduced to a
minimum value and is known as pinch off.
6) The drain to source voltage at which channel pinch off occurs is called pinch off
voltage(Vp).
PINCH OFF Region:-
This is the region shown by the curve as saturation region.
It is also called as saturation region or constant current region. Because of the channel is
occupied with depletion region , the depletion region is more towards the drain and less
towards the source, so the channel is limited, with this only limited number of carriers are
only allowed to cross this channel from source drain causing a current that is constant in this
region. To use FET as an amplifier it is operated in this saturation region.
In this drain current remains constant at its maximum value IDSS.
The drain current in the pinch off region depends upon the gate to source voltage and is given
by the relation
Id =Idss [1-Vgs/Vp]2
This is known as shokley’s relation.
BREAKDOWN REGION:-
The region is shown by the curve .In this region, the drain current increases rapidly as the
drain to source voltage is increased.
It is because of the gate to source junction due to avalanche effect.
The avalanche break down occurs at progressively lower value of VDS because the reverse
bias gate voltage adds to the drain voltage thereby increasing effective voltage across the gate
junction. This causes the maximum saturation drain current is smaller
The ohmic region portion decreased.
It is important to note that the maximum voltage VDS which can be applied to FET is the
lowest voltage which causes available break down.
TRANSFER CHARACTERISTICS:-
These curves shows the relationship between drain current ID and gate to
source voltage VGS for different values of VDS.
First adjust the drain to source voltage to some suitable value , then increase the gate to
source voltage in small suitable value.
Plot the graph between gate to source voltage along the horizontal axis and current ID on the
vertical axis. We shall obtain a curve like this.
As we know that if Vgs is more negative curves drain current to reduce . where Vgs is made
sufficiently negative, Id is reduced to zero. This is caused by the widening of the depletion
region to a point where it is completely closes the channel. The value of Vgs at the cutoff
point is designed as Vgsoff
The upper end of the curve as shown by the drain current value is equal to Idss that is when
Vgs = 0 the drain current is maximum.
While the lower end is indicated by a voltage equal to Vgsoff
If Vgs continuously increasing , the channel width is reduced , then Id =0
It may be noted that curve is part of the parabola; it may be expressed as
Id=Idss[1-Vgs/Vgsoff]2
𝑉𝑔𝑠
Id=Idss[1- 𝑉𝑝 ]2
VGS for N channel JFET is =-id Rs
Substuting this value in the above equation
(−𝐼𝑑𝑅𝑠)
Id=Idss[1- 𝑉𝑝 ]2
(𝐼𝑑𝑅𝑠) 2
Id=Idss[1+ ]
𝑉𝑝
11 [B] Draw the circuit diagram of FET amplifier in CD configuration and explain it?
[5M]
A simple common drain amplifier is shown in Fig. 7.2(a) and associated small signal
equivalent circuit using the voltage source model of FET is shown in Fig. 7.2(b).Since
voltage Vgd is more easily determined than Vgs, the voltage source in the output circuit is
expressed in terms of Vgs and Thevenin’s theorem.
Input Impedence
From Fig. 7.2(b), Input Impedence Zi = RG
Output Impedence
From Fig. 7.2(b), Output impedence measured at the output terminals with input voltage Vi =
0 can be calculated from the following equivalent circuit.
As Vi = 0: Vgd = 0: µvgd / (µ + 1) = 0
Output Impedence
ZO = rd / (µ + 1) ║RS
When µ » 1
ZO = ( rd / µ) ║RS = (1/gm) ║RS