ADC0802 ADC0803 ADC0804 (Harris)
ADC0802 ADC0803 ADC0804 (Harris)
ADC0802 ADC0803 ADC0804 (Harris)
S E M I C O N D U C T O R
ADC0804
8-Bit µP Compatible
December 1993 A/D Converters
Features Description
• 80C48 and 80C80/85 Bus Compatible - No Interfacing The ADC0802 family are CMOS 8-Bit successive approxi-
Logic Required mation A/D converters which use a modified potentiometric
• Conversion Time < 100µs ladder and are designed to operate with the 8080A control
bus via three-state outputs. These converters appear to the
• Easy Interface to Most Microprocessors processor as memory locations or I/O ports, and hence no
• Will Operate in a “Stand Alone” Mode interfacing logic is required.
• Differential Analog Voltage Inputs The differential analog voltage input has good common-
• Works with Bandgap Voltage References mode-rejection and permits offsetting the analog zero-input-
voltage value. In addition, the voltage reference input can be
• TTL Compatible Inputs and Outputs adjusted to allow encoding any smaller analog voltage span
• On-Chip Clock Generator to the full 8-Bits of resolution.
• 0V to 5V Analog Voltage Input Range (Single + 5V Supply)
• No Zero-Adjust Required
Ordering Information
PART NUMBER ERROR EXTERNAL CONDITIONS TEMPERATURE RANGE PACKAGE
1 o o
ADC0802LCN ± /2 LSB VREF/2 = 2.500 VDC (No Adjustments) 0 C to +70 C 20 Lead Plastic DIP
3 o o
ADC0802LCD ± /4 LSB -40 C to +85 C 20 Lead Ceramic DlP
o o
ADC0802LD ±1 LSB -55 C to +125 C 20 Lead Ceramic DlP
1 o o
ADC0803LCN ± /2 LSB VREF/2 Adjusted for Correct Full-Scale 0 C to +70 C 20 Lead Plastic DIP
3 Reading o o
ADC0803LCD ± /4 LSB -40 C to +85 C 20 Lead Ceramic DlP
o o
ADC0802LCWM ±1 LSB -40 C to +85 C 20 Lead SOIC (W)
o o
ADC0803LD ±1 LSB -55 C to +125 C 20 Lead Ceramic DlP
o o
ADC0804LCN ±1 LSB VREF/2 = 2.500 VDC (No Adjustments) 0 C to +70 C 20 Lead Plastic DIP
o o
ADC0804LCD ±1 LSB -40 C to +85 C 20 Lead Ceramic DlP
WR 3 18 DB0 (LSB) 12
ANY DB6
CLK IN 4 17 DB1 µPROCESSOR 13 DB5 8-BIT RESOLUTION
5 14 DB4 VIN (+) 6 OVER ANY
INTR 16 DB2 DIFF
15 7 DESIRED
VIN (+) 6 15 DB3 DB3 VIN (-) INPUTS
ANALOG INPUT
16 DB2 AGND 8
VIN (-) VOLTAGE RANGE
7 14 DB4
17 DB1 VREF/2 9 VREF/2
AGND 8 13 DB5 18 DB0 DGND 10
VREF/2 9 12 DB6
DGND 10 11 DB7 (MSB)
CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper I.C. Handling Procedures. File Number 3094
Copyright © Harris Corporation 1993
5-3
ADC0802, ADC0803, ADC0804
Functional Diagram
2 READ
RD
DAC Q
LSB
AGND 8 VOUT
CLK A
V+
D
COMP DFF2
6 + - Q
VIN (+) ∑ +
- Q
11 12 13 14 15 16 17 18
8 X 1/f
DIGITAL OUTPUTS
TRI-STATE CONTROL
“1” = OUTPUT ENABLE
5-4
Specifications ADC0802, ADC0803, ADC0804
5-5
Specifications ADC0802, ADC0803, ADC0804
5-6
Specifications ADC0802, ADC0803, ADC0804
Timing Waveforms
tR = 20ns
tR
V+ 2.4V
90%
RD 50%
RD DATA 0.8V 10%
OUTPUT
CS t1H
VOH
CL 10K 90%
DATA
OUTPUTS
GND
tR = 20ns
V+ V+ tR
2.4V 90%
50%
10K RD
0.8V 10%
RD DATA
OUTPUT t0H
CS V+
CL
DATA
OUTPUTS
VOI 10%
5-7
ADC0802, ADC0803, ADC0804
1.8 500
-55oC ≤ TA ≤ +125oC
LOGIC INPUT THRESHOLD VOLTAGE (V)
1.7
400
DELAY (ns)
1.6
300
1.5
200
1.4
1.3 100
4.50 4.75 5.00 5.25 5.50 0 200 400 600 800 1000
V+ SUPPLY VOLTAGE (V) LOAD CAPACITANCE (pF)
FIGURE 2. LOGIC INPUT THRESHOLD VOLTAGE vs SUPPLY FIGURE 3. DELAY FROM FALLING EDGE OF RD TO OUTPUT
VOLTAGE DATA VALID vs LOAD CAPACITANCE
3.5 1000
CLK IN THRESHOLD VOLTAGE (V)
R = 10K
3.1
VT(+)
R = 50K
2.7
fCLK (kHz)
-55oC ≤ TA ≤ +125oC
2.3
1.9
VT(-)
R = 20K
1.5
100
4.50 4.75 5.00 5.25 5.50
10 100 1000
V+ SUPPLY VOLTAGE (V) CLOCK CAPACITOR (pF)
FIGURE 4. CLK IN SCHMITT TRIP LEVELS vs SUPPLY VOLTAGE FIGURE 5. fCLK vs CLOCK CAPACITOR
16
7 VIN(+) = VIN(-) = 0V
14 ASSUMES VOS = 2mV
6
FULL-SCALE ERROR (LSBs)
FIGURE 6. FULL SCALE ERROR vs fCLK FIGURE 7. EFFECT OF UNADJUSTED OFFSET ERROR
5-8
ADC0802, ADC0803, ADC0804
Typical Performance Curves (Continued)
8 1.6
V+ = 5V fCLK = 640kHz
BUFFERS V+ = 5.5V
6 1.4
5 ISOURCE
1.3
VOUT = 2.4V
V+ = 5.0V
4 1.2
Timing Diagrams
CS
WR
tWI
ACTUAL INTERNAL tW(WR)I “BUSY”
STATUS OF THE DATA IS VALID IN
CONVERTER “NOT BUSY” OUTPUT LATCHES
1 TO 8 x 1/fCLK INTERNAL TC
(LAST DATA READ)
INTR INTR
(LAST DATA NOT READ) ASSERTED
tVI 1/ f
2 CLK
INTR RESET
INTR
CS tRI
RD
tACC
t1H , t0H
5-9
ADC0802, ADC0803, ADC0804
+1 LSB
ERROR
D 0 * QUANTIZATION ERROR
3 4
-1 LSB
A-1 A A+1 A-1 A A+1
+1 LSB
DIGITAL OUTPUT CODE
5 1
D+1
6
ERROR
3 3 6
D 0 * QUANTIZATION
4 ERROR
1
D-1 2
4
2
-1 LSB
A-1 A A+1 A-1 A A+1
Understanding A/D Error Specs LSB because the digital code appeared 1/2 LSB in advance of
the center-value of the tread. The error plots always have a con-
A perfect A/D transfer characteristic (staircase wave-form) is stant negative slope and the abrupt upside steps are always 1
shown in Figure 11A. The horizontal scale is analog input volt- LSB in magnitude, unless the device has missing codes.
age and the particular points labeled are in steps of 1 LSB
(19.53mV with 2.5V tied to the VREF/2 pin). The digital output
codes which correspond to these inputs are shown as D-1, D,
Detailed Description
and D+1. For the perfect A/D, not only will center-value (A - 1, The functional diagram of the ADC0802 series of A/D con-
A, A + 1, . . .) analog inputs produce the correct output digital verters operates on the successive approximation principle
codes, but also each riser (the transitions between adjacent (see Application Notes AN016 and AN020 for a more
output codes) will be located ±1/2 LSB away from each center- detailed description of this principle). Analog switches are
value. As shown, the risers are ideal and have no width. Cor- closed sequentially by successive-approximation logic until
rect digital output codes will be provided for a range of analog the analog differential input voltage [VlN(+) - VlN(-)] matches a
input voltages which extend ±1/2 LSB from the ideal center- voltage derived from a tapped resistor string across the ref-
values. Each tread (the range of analog input voltage which erence voltage. The most significant bit is tested first and
provides the same digital output code) is therefore 1 LSB after 8 comparisons (64 clock cycles), an 8-bit binary code
wide. (1111 1111 = full-scale) is transferred to an output latch.
The error curve of Figure 11B shows the worst case transfer The normal operation proceeds as follows. On the high-to-
function for the ADC0802. Here the specification guarantees low transition of the WR input, the internal SAR latches and
that if we apply an analog input equal to the LSB analog volt- the shift-register stages are reset, and the INTR output will
age center-value, the A/D will produce the correct digital code. be set high. As long as the CS input and WR input remain
low, the A/D will remain in a reset state. Conversion will start
Next to each transfer function is shown the corresponding error
from 1 to 8 clock periods after at least one of these inputs
plot. Notice that the error includes the quantization uncertainty of
makes a low-to-high transition. After the requisite number of
the A/D. For example, the error at point 1 of Figure 11A is +1/2
5-10
ADC0802, ADC0803, ADC0804
clock pulses to complete the conversion, the INTR pin will divider string. The net charge corresponds to the weighted
make a high-to-low transition. This can be used to interrupt a difference between the input and the current total value set
processor, or otherwise signal the availability of a new con- by the successive approximation register. A correction is
version. A RD operation (with CS low) will clear the INTR made to offset the comparison by 1/2 LSB (see Figure 11A).
line high again. The device may be operated in the free-run-
Analog Differential Voltage Inputs and Common-Mode
ning mode by connecting INTR to the WR input with CS = 0.
Rejection
To ensure start-up under all possible conditions, an external
WR pulse is required during the first power-up cycle. A con- This A/D gains considerable applications flexibility from the ana-
version-in-process can be interrupted by issuing a second log differential voltage input. The VlN(-) input (pin 7) can be used
start command. to automatically subtract a fixed voltage value from the input
reading (tare correction). This is also useful in 4mA - 20mA cur-
Digital Operation
rent loop conversion. In addition, common-mode noise can be
The converter is started by having CS and WR simulta- reduced by use of the differential input.
neously low. This sets the start flip-flop (F/F) and the result-
The time interval between sampling VIN(+) and VlN(-) is 4 1/2
ing “1” level resets the 8-bit shift register, resets the Interrupt
clock periods. The maximum error voltage due to this slight
(INTR) F/F and inputs a “1” to the D flip-flop, DFF1, which is
time difference between the input voltage samples is given by:
at the input end of the 8-bit shift register. Internal clock sig-
nals then transfer this “1” to the Q output of DFF1. The AND 4.5
gate, G1, combines this “1” output with a clock signal to pro- ∆ V E ( MAX ) = ( V P ) ( 2πf CM )
f
CLK
vide a reset signal to the start F/F. If the set signal is no
longer present (either WR or CS is a “1”), the start F/F is where:
reset and the 8-bit shift register then can have the “1” ∆VE is the error voltage due to sampling delay
clocked in, which starts the conversion process. If the set
signal were to still be present, this reset pulse would have no VP is the peak value of the common-mode voltage
effect (both outputs of the start F/F would be at a “1” level) fCM is the common-mode frequency
and the 8-bit shift register would continue to be held in the
reset mode. This allows for asynchronous or wide CS and For example, with a 60Hz common-mode frequency, fCM,
WR signals. and a 640kHz A/D clock, fCLK, keeping this error to 1/4 LSB
(~5mV) would allow a common-mode voltage, VP , given by:
After the “1” is clocked through the 8-bit shift register (which
completes the SAR operation) it appears as the input to ∆V
E ( MAX ) ( f )
DFF2. As soon as this “1” is output from the shift register, the CLK
V =
AND gate, G2, causes the new digital word to transfer to the P ( 2πf CM ) ( 4.5 )
Tri-State output latches. When DFF2 is subsequently
clocked, the Q output makes a high-to-low transition which or
causes the INTR F/F to set. An inverting buffer then supplies
the INTR output signal. ( 5 × 10 − 3 ) ( 640 × 10 3 )
V = ≅ 1.9V
When data is to be read, the combination of both CS and RD
P ( 6.28 ) ( 60 ) ( 4.5 )
being low will cause the INTR F/F to be reset and the tri-state The allowed range of analog input voltage usually places
output latches will be enabled to provide the 8-bit digital out- more severe restrictions on input common-mode voltage lev-
puts. els than this.
Digital Control Inputs An analog input voltage with a reduced span and a relatively
The digital control inputs (CS, RD, and WR) meet standard large zero offset can be easily handled by making use of the
TTL logic voltage levels. These signals are essentially equiva- differential input (see Reference Voltage Span Adjust).
lent to the standard A/D Start and Output Enable control sig- Analog Input Current
nals, and are active low to allow an easy interface to
microprocessor control busses. For non-microprocessor The internal switching action causes displacement currents
based applications, the CS input (pin 1) can be grounded and to flow at the analog inputs. The voltage on the on-chip
the standard A/D Start function obtained by an active low capacitance to ground is switched through the analog differ-
pulse at the WR input (pin 3). The Output Enable function is ential input voltage, resulting in proportional currents enter-
achieved by an active low pulse at the RD input (pin 2). ing the VIN(+) input and leaving the VIN(-) input. These current
transients occur at the leading edge of the internal clocks.
Analog Operation They rapidly decay and do not inherently cause errors as the
The analog comparisons are performed by a capacitive on-chip comparator is strobed at the end of the clock perIod.
charge summing circuit. Three capacitors (with precise Input Bypass Capacitors
ratioed values) share a common node with the input to an
auto-zeroed comparator. The input capacitor is switched Bypass capacitors at the inputs will average these charges
between VlN(+) and VlN(-), while two ratioed reference capac- and cause a DC current to flow through the output resistances
itors are switched between taps on the reference voltage of the analog signal sources. This charge pumping action is
worse for continuous conversions with the VIN(+) input voltage
5-11
ADC0802, ADC0803, ADC0804
at full-scale. For a 640kHz clock frequency with the VIN(+) 3.5V, instead of 0V to 5V, the span would be 3V. With 0.5V
input at 5V, this DC current is at a maximum of approximately applied to the VlN(-) pin to absorb the offset, the reference volt-
5µA. Therefore, bypass capacitors should not be used at age can be made equal to 1/2 of the 3V span or 1.5V. The A/D
the analog inputs or the VREF/2 pin for high resistance now will encode the VlN(+) signal from 0.5V to 3.5V with the
sources (>1kΩ). If input bypass capacitors are necessary for 0.5V input corresponding to zero and the 3.5V input corre-
noise filtering and high source resistance is desirable to mini- sponding to full-scale. The full 8 bits of resolution are therefore
mize capacitor size, the effects of the voltage drop across this applied over this reduced analog input voltage range. The req-
input resistance, due to the average value of the input current, uisite connections are shown in Figure 13. For expanded
can be compensated by a full-scale adjustment while the scale inputs, the circuits of Figures 14 and 15 can be used.
given source resistor and input bypass capacitor are both in
place. This is possible because the average value of the input
current is a precise linear function of the differential input volt- V+
age at a constant conversion rate. (VREF)
20
5-12
ADC0802, ADC0803, ADC0804
5V Zero Error
(VREF)
The zero of the A/D does not require adjustment. If the mini-
R mum analog input voltage value, VlN(MlN), is not ground, a
zero offset can be done. The converter can be made to out-
2R put 0000 0000 digital code for this minimum input voltage by
6 20
VIN ± 10V VIN(+) V+ biasing the A/D VIN(-) input at this VlN(MlN) value (see Appli-
+
10µF cations section). This utilizes the differential mode operation
ADC0802-
ADC0804 of the A/D.
2R
7 The zero error of the A/D converter relates to the location of the
VIN(-)
first riser of the transfer function and can be measured by
grounding the VIN(-) input and applying a small magnitude posi-
tive voltage to the VIN(+) input. Zero error is the difference
between the actual DC input voltage which is necessary to just
FIGURE 14. HANDLING ±10V ANALOG INPUT RANGE cause an output digital code transition from 0000 0000 to 0000
0001 and the ideal 1/2 LSB value (1/2 LSB = 9.8mV for VREF/2 =
5V 2.500V).
(VREF)
Full-Scale Adjust
R
The full-scale adjustment can be made by applying a differ-
ential input voltage which is 11/2 LSB down from the desired
R 6 20
VIN ± 5V VIN(+) V+ analog full-scale voltage range and then adjusting the mag-
+ nitude of the VREF/2 input (pin 9) for a digital output code
10µF
ADC0802- which is just changing from 1111 1110 to 1111 1111. When
ADC0804
offsetting the zero and using a span-adjusted VREF/2 volt-
7
VIN(-)
age, the full-scale adjustment is made by inputting VMlN to
the VIN(-) input of the A/D and applying a voltage to the VIN(+)
input which is given by:
( V MAX − V MIN )
V f = V − 1.5 ,
FIGURE 15. HANDLING ±5V ANALOG INPUT RANGE IN ( + ) SADJ MAX 256
where:
Reference Accuracy Requirements
VMAX = the high end of the analog input range
The converter can be operated in a pseudo-ratiometric
mode or an absolute mode. In ratiometric converter applica- and
tions, the magnitude of the reference voltage is a factor in VMIN = the low end (the offset zero) of the analog range.
both the output of the source transducer and the output of (Both are ground referenced.)
the A/D converter and therefore cancels out in the final digi-
tal output code. In absolute conversion applicatIons, both the Clocking Option
initial value and the temperature stability of the reference The clock for the A/D can be derived from an external source
voltage are important accuracy factors in the operation of the such as the CPU clock or an external RC network can be
A/D converter. For VREF/2 voltages of 2.5V nominal value, added to provIde self-clocking. The CLK IN (pin 4) makes
initial errors of ±10mV will cause conversion errors of ±1 use of a Schmitt trigger as shown in Figure 16.
LSB due to the gain of 2 of the VREF/2 input. In reduced span
applications, the initial value and the stability of the VREF/2
input voltage become even more important. For example, if
the span is reduced to 2.5V, the analog input LSB voltage
value is correspondingly reduced from 20mV (5V span) to CLK R
10mV and 1 LSB at the VREF/2 input becomes 5mV. As can
19
be seen, this reduces the allowed initial tolerance of the ref-
1
erence voltage and requires correspondingly less absolute ADC0802- fCLK ≅
R 1.1 RC
change with temperature variations. Note that spans smaller ADC0804
R ≅ 10KΩ
than 2.5V place even tighter requirements on the initial accu-
CLK IN
racy and stability of the reference source. 4 CLK
C
In general, the reference voltage will require an initial adjust-
ment. Errors due to an improper value of reference voltage
appear as full-scale errors in the A/D transfer function. IC
voltage regulators may be used for references if the ambient
temperature changes are not excessive. FIGURE 16. SELF-CLOCKING THE A/D
5-13
ADC0802, ADC0803, ADC0804
Heavy capacitive or DC loading of the CLK R pin should be Finally, if time is short and capacitive loading is high, exter-
avoided as this will disturb normal converter operation. nal bus drivers must be used. These can be tri-state buffers
Loads less than 50pF, such as driving up to 7 A/D converter (low power Schottky is recommended, such as the 74LS240
clock inputs from a single CLK R pin of 1 converter, are series) or special higher-drive-current products which are
allowed. For larger clock line loading, a CMOS or low power designed as bus drivers. High-current bipolar bus drivers
TTL buffer or PNP input logic should be used to minimize the with PNP inputs are recommended.
loading on the CLK R pin (do not use a standard TTL buffer).
Power Supplies
Restart During a Conversion
Noise spikes on the V+ supply line can cause conversion
If the A/D is restarted (CS and WR go low and return high) errors as the comparator will respond to this noise. A low-
during a conversion, the converter is reset and a new con- inductance tantalum filter capacitor should be used close to
version is started. The output data latch is not updated if the the converter V+ pin, and values of 1µF or greater are rec-
conversion in progress is not completed. The data from the ommended. If an unregulated voltage is available in the sys-
previous conversion remain in this latch. tem, a separate 5V voltage regulator for the converter (and
other analog circuitry) will greatly reduce digital noise on the
Continuous Conversions
V+ supply. An lCL7663 can be used to regulate such a sup-
In this application, the CS input is grounded and the WR ply from an input as low as 5.2V.
input is tied to the INTR output. This WR and INTR node
Wiring and Hook-Up Precautions
should be momentarily forced to logic low following a power-
up cycle to insure circuit operation. See Figure 17 for details. Standard digital wire-wrap sockets are not satisfactory for
breadboarding with this A/D converter. Sockets on PC
10K 5V (OR VREF)*
boards can be used. All logic signal wires and leads should
be grouped and kept as far away as possible from the ana-
150pF ADC0802 - ADC0804 log signal leads. Exposed leads to the analog inputs can
1 CS V+ 20 cause undesired digital noise and hum pickup; therefore,
+ shielded leads may be necessary in many applications.
2 RD CLK R 19 10µF
3 WR DB0 18 LSB A single-point analog ground should be used which is sepa-
N.O.
4 CLK IN DB1 17 rate from the logic ground points. The power supply bypass
START
DB2 16
capacitor and the self-clockIng capacitor (if used) should
5 INTR
both be returned to digital ground. Any VREF/2 bypass
ANALOG 6 VIN (+) DB3 15 DATA capacitors, analog input filter capacitors, or input signal
INPUTS 7 VIN (-) DB4 14 OUTPUTS
shielding should be returned to the analog ground point. A
8 AGND DB5 13 test for proper grounding is to measure the zero error of the
9 VREF/2 DB6 12 A/D converter. Zero errors in excess of 1/4 LSB can usually
10 DGND DB7 11 MSB be traced to improper board layout and wiring (see Zero
Error for measurement). Further information can be found in
Application Note AN018.
5-14
ADC0802, ADC0803, ADC0804
5-15
ADC0802, ADC0803, ADC0804
INT (14)
I/O WR (27)*
I/O RD (25)*
10K
ADC0802 - ADC0804
+
1 CS V+ 20 10µF
5V
2 RD CLK R 19
3 WR DB0 18 LSB DB0 (13)*
4 CLK IN DB1 17 DB1 (16)*
5 INTR DB2 16 DB2 (11)*
5V
NOTE: PIN NUMBERS FOR 8228 SYSTEM CONTROLLER:
OTHERS ARE 8080A
5-16
ADC0802, ADC0803, ADC0804
ADC0802 - ADC0804 +
10µF
1 CS V+ 20
ABC
2 RD CLK R 19 5V (8) 1 2 3
3 WR DB0 18 LSB D0 (33) [31]
RD 4 CLK IN DB1 17 D1 (32) [29]
RD
2 ANALOG 5 INTR DB2 16 D2 (31) [K]
INPUTS
6 VIN (+) DB3 15 D3 (30) [H]
7 VIN (-) DB4 14 D4 (29) [32]
IORQ ADC0802-
ADC0804 8 AGND DB5 13 D5 (28) [30]
150pF 9 VREF/2 DB6 12 D6 (27) [L]
MSB
WR 10 DGND DB7 11 D7 (26) [J]
WR 3
1
74C32 A12 (22) [34]
2
A13 (23) [N]
6 3
A14 (24) [M]
1/ DM8092 4
2 A15 (25) [33]
5
VMA (5) [F]
FIGURE 22. MAPPING THE A/D AS AN FIGURE 23. ADC0802 TO MC6800 CPU INTERFACE
I/O DEVICE FOR USE
WITH THE Z-80 CPU
18
CB1
19
CB2
10K
5-17
ADC0802, ADC0803, ADC0804
Die Characteristics
DIE DIMENSIONS:
(101 x 93mils) x 525 x 25µm
METALLIZATION:
Type: Al
Thickness: 10kÅ ± 1kÅ
GLASSIVATION:
Type: Nitride over Silox
Nitride Thickness: 8kÅ
Silox Thickness: 7kÅ
WR
VREF/2
RD
DGND
CS
DB7 (MSB)
DB6
V+ OR VREF
V+ OR VREF
DB5
CLK R
5-18