CHENNAI INSTITUTE OF TECHNOLOGY 2017
DEPARTMENT OF ELECTRONICS AND COMMUNICATION ENGINEERING
YEAR:II SEM: III
EC6302-DIGITAL ELECTRONICS
UNIT I MINIMIZATION TECHNIQUES AND LOGIC GATES
PART A
1. Define Noise margin. (May/June2016)
2. Prove the Boolean theorem. x+x=x, x+xy=x.(May/June2016)
3. Simplify the following expression X.Y+X(Y+Z)+Y(Y+Z) (Nov/Dec 2016)
4. Why totam pole outputs cannot be connected together. (Nov/Dec 2016)
5. Write a note on tristste gates. (Apr/May2015)
6. Apply De-Morgans theorem to simplify A+BC. (Nov/Dec 2015)
7. Define the term prime implicants and Essential prime implicants.(Nov2009)
8. Draw the XOR logic using only NAND gates. (Dec 2014)
9. Implement the following Boolean function with NOR NOR logic F = (0,2,
4,5,6) (May 2007)
10. Express the switching function f (ABC) = B in terms of minterm.
11. Define Minterm & Maxterm. Give examples.(Dec2014,Apr/May2015)
12. Simplify the given Boolean Expression F= x+xy+xz+xyz.(Nov/Dec 2013)
13. Prove that the logical sum of all minterms of a Boolean function of 2 variables is
14. Show that a positive logic NAND gate is a negative logic NOR gate.
15. If A & B are Boolean variables and if A=1 & A+B=0, Find B?
16. Realize F = AB+AB using minimum universal gates.(May2009)
17. Write the Boolean expression for the output of the system shown in figure.
18.
19. Write down fan-in & fan-out of a standard TTL IC.
20. Prove that AB+AC+BC = AB + AC (Dec2015)
21. Implement the following Boolean function with NAND NAND logic F = (0,1,
3, 5)
22. What are dont care terms?(Nov2009)
23. What are universal gates implement AND gate using any one universal gate?
24. What are the advantages of Schottky TTL family?
25. Define the term (i). Propagation delay (ii). Power dissipation
26. Draw an active high tri-state Gate & write its truth table.
EC6302 - DIGITAL ELECTRONICS
CHENNAI INSTITUTE OF TECHNOLOGY 2017
PART B
1. a). i). Simplify the following function using K (Map, f=ABCD+ABCD+ABC+AB
& realize the SOP using only NAND gates and POS using only NOR gates(12) ii).
Simplify the logic circuit shown in figure (4)
2. a). i). Minimize the term using Quine McCluskey method & verify the result using K-
(Map method M(0,1,4,11,13,15)+ d(5,7,8). (10)
3. ii). Explain the operation of 3 input TTL NAND gate with required diagram & truth table.
(6) (Nov/Dec 2015)
4. a). i). Using K-(Map method, Simplify the following Boolean function and obtain
5. mini(Mal SOP and mini(Mal POS expression & realize using only NAND and NOR
gates F=m(0,2,3,6,7) + d(8,10,11,15) (10)
6. ii). Draw the circuits of 2 input NAND & 2 input NOR gate using CMOS(6)
7. a). i). Using Quine McCluskey method Simplify the Boolean expression
8. F(v,w,x,y,z) = (4,5,9,11,12,14,15,27,30) +(1,17,25,26,31) (10)
9. ii). Explain the working of a basic totem-pole TTL 2 input NAND gate. (6) (Nov/Dec
2013)
10. a).i).Find a mini(Mal SOP representation for f(A,B,C,D,E) = m(1,4,6,10,20,22,24,26) +
d(0,11,16,27) using K-(Map method. Draw the circuit of the mini(Mal expression using
only NAND. (12) (Nov2007)
11. ii). Obtain 3 level NOR NOR implementation of f = [ab + cd] ef (4)
12. Minimize the term using Quine McCluskey method & verify the result using K-(Map
method M(1,4,5,9,12,13,14) d(8,10,11,15). (16)(May2007)
13. Find a mini(Mal SOP representation for f(A,B,C,D,E)=m(1,4,6,10,20,22,24,26)+
d(0,11,16,27) using K-(Map method. Draw the circuit of the mini(Mal expression using
only NAND. (16)
14. (i)Given Y (A, B, C, D) = M (0, 1, 3, 5, 6, 7, 10, 14, 15), draw the K-(Map and obtain
the simplified expression. Realize the minimum expression using basic gates. (8)
15. Prove by perfect induction (8) (i). A+AB = A ,A(A+B) = A
16. A+AB = A+B andA(A+B) =AB
17. (i). Compare & contrast the features of TTL & CMOS logic families. (8) (ii). List
out the basic rules (laws) that are used in Boolean algebra expressions with example.
(8)(Nov2009)
18. Simplify using K-(Map to obtain minimum POS expression (A+B+C+D) (A+B+C+D)
(A+B+C+D) (A+B+C+D) (A+B+C+D) (A+B+C+D). (16)April 2015
19. (i). Implement the expression Y (A, B, C) = M (0, 2, 4, 5, 6,) using only NOR-NOR
logic. (8) (Nov 2014)
20. (ii). Draw the sche(Matic and explain the operation of a CMOS inverter. Also explain its
characteristics.(8)(May2008)
EC6302 - DIGITAL ELECTRONICS
CHENNAI INSTITUTE OF TECHNOLOGY 2017
21. (i). Express the Boolean function F=XY+XZ in product of Maxterm. (4) (ii).
Simplify the 5 variable switching function using Karnaugh Map
f(EDCBA)=m(3,5,6,8,9,12,13,14,19,22,24,25,30). (12) (Nov 2016
UNIT II COMBINATIONAL CIRCUITS
PART A
1. What is combinational circuit? Give examples.(May2008)
2. Draw the block diagram of n-bit parallel adder(May2007)
3. Write an expression for borrow and difference in a full Subtractor circuit.
4. Differentiate a (Decoder from a Demultiplexer.(Nov/Dec 2015)
5. Design Half adder using only NAND gates.
6. What is code converter? List their types? (Nov/(Dec 2015)
7. Draw a logic diagram of 1 to 4 data distributor (Dec 2007)
8. Express Gray code 10111into binary numbers.
9. Implement full adder using multiplexer.(Nov2007
10. Draw the block diagram of a 2s complement 4 bit adder/ Subtractor.
11. Write the function table and logic diagram of a 4:1 data selector.
12. Implement the following function using suitable multiplexer F= m(0,2,5,7) (May/June
2013
13. Relate carry generate, carry propagate, sum and carry-out of a carry look ahead adder.
(May/June 2014
14. Design a single bit (Magnitude comparator to compare two words A and B.
15. What is priority encoder?(Nov/(Dec 2014
16. Design a three bit even parity generator.(Nov2013
17. Draw the logic diagram of a serial adder.(Nov/(Dec 2016
18. Design a half subtractor combinational circuit to produce the outputs Difference and
Borrow.(May/june2006
EC6302 - DIGITAL ELECTRONICS
CHENNAI INSTITUTE OF TECHNOLOGY 2017
19. Draw the logic diagram of a 2 bit multiplier.(May2007
20. Suggest a solution to overcome the limitation on the speed of an adder.(Nov/(Dec 2013
PART-B
(i). Implement the following function using suitable multiplexer F (A, B, C, D) = (1, 3,
4, 11, 12, 13, 14 , 15 ) (8)(May2008
(ii). Draw the logic diagram of a 2-bit by 2-bit binary multiplier and explain its operation.
(8)
Draw the block sche(Matic of (Magnitude comparator and explain its operation (16)
(May/June 2016
Draw & explain the block diagram of a 4-bit parallel adder / Subtractor (16)
Design & implement the conversion circuits for BCD to Excess 3 code. (16)(May/June
2015
(i) Design a BCD to Gray code converter. Uses dont care. (10)
(ii) Implement full subtractor using Demultiplexer.(Nov/(Dec 2014
Design an Excess 3 to BCD code converter. Uses dont care (16)
(i). Implement full adder using (ii).Realize F(w, x, y, z)= (1,4,6,7,8,9,10,11,15) using 8
to 1 Mux (10)
Explain the operation of carry look ahead adder with neat diagram(16)
(i). Draw and explain the BCD adder circuit (ii). Design a seven segment (Decoder circuit
to display the numbers from 0 to 3(6)
(i).Design & explain the working of Gray to BCD converter.
(10) (ii).Explain even parity checker and generator. (6)june 2014
(i).Draw the logic diagram of BCD to (Deci(Mal (Decoder and explain its operations.(10)
(ii).Design & explain the following circuits, (i) Comparator (ii) 4 to 1 Mux
EC6302 - DIGITAL ELECTRONICS
CHENNAI INSTITUTE OF TECHNOLOGY 2017
Draw & explain the block diagram of a 4-bit serial adder to add contents of two
registers(16)(Nov/(Dec 2014
UNIT III SEQUENTIAL CIRCUITS
PART-A
1. Compare Asynchronous and Synchronous sequential logic.(May/June 2013
2. Draw the state diagram and characteristics equation of a D FF.
3. What is latch? What is the difference between latch and flip flop?june 2014
4. Realize T Flip Flop using SR Flip Flop (Nov/(Dec 2014
5. How does the JK FF differ from an SR FF in its basic equation?
6. Define Synchronous counter.(May2008
7. Define Setup and Hold time.
9. What is the condition on JK FF to work as D FF?(May2010
10. What is race around condition? How do you eliminate it?
11. Mention any two differences between the edge triggering and level triggering.
12. Draw the state diagram of MOD -10 counters.april2016
13. What is sequential circuit? Give some example.
14. Draw a NAND based logic diagram of (Master Slave JK FF.(May2006
15. Convert Transparent flip flop into a JK flip flop.(Nov/(Dec 2014
16. Differentiate Asynchronous and Modulus counter june 2013
17. Define the terms State table and State Assignment.(May/June 2015
18. What is meant by program(Mable counter? Mention its applications.
19. Draw the state table and excitation table of T flip flop.
EC6302 - DIGITAL ELECTRONICS
CHENNAI INSTITUTE OF TECHNOLOGY 2017
20. How (Many Flip Flops are required to build a binary counter that counts from 0 to
1023.june 2014
21. Design a 3 bit ring counter and find the mod of a designed counter.
PART B
1. i). Design and explain the working of an 4-bit Parallel counter(May2008
2. ii). Design and working of a BCD ripple counter with timing diagram.(8)(Nov/(Dec 2014
3. Design a 3 bit synchronous counter which counts in the sequence 000, 001, 011, 010,100,
110, (repeat) 000, using D flip flop.(10)(May2008
4. ii).Analyze the logic diagram and draw the state diagram for the given logic.
5. i).Design and explain the working of an 4-bit Up/Down ripple counter(8)
6. ii). Design and working of a synchronous MOD- 5 counter.(8)(May2006
7. i).Design a synchronous counter with states 0, 1, 2, 3, 0, 1, .... using JK flip flop. (8)
ii).Construct a JK FF using a D FF, a 2:1 Multiplexer and an inverter. (8)(Nov2007
8. i).Design and explain the working of an 4-bit Up/Down Parallel counter. (8) ii).Design
and working of a synchronous MOD- 6 counter using JK FF.(8)(Nov/(Dec 2013
9. i).Design a synchronous 3-bit counter which counts in the sequence 1, 3, 2, 6, 7, 5, 4,
(repeat ) 1,3..... using T FF(10)june2008
10. ii).Realize JK Flip Flop using SR Flip Flop(6) (May/June 2016
11. Design a sequence detector which detects the sequence 01110 using D flip flop (16)
12. (i).Explain the operation of universal shift register with neat block diagram.(8) (ii).
Explain the working (Master/Slave JK FF(8)(Nov2010
13. i). Draw the logic diagram for a 5- bit serial load shift register using D FF & explain. (10)
ii). Write notes on state minimization.(6)(May2010
14. Draw a 4-bit SISO SIPO, PIPO and PISO shift register and draw its waveforms (16)
(Nov/(Dec 2015
EC6302 - DIGITAL ELECTRONICS
CHENNAI INSTITUTE OF TECHNOLOGY 2017
15. i). Draw an asynchronous (Decade counter & explain its operation with neat waveforms.
(8) ii). Design a 3-bit binary counter using T FF that has a repeated sequence of 6 states.
(May2007
16. 000-001-010-011-100-101-110. Give the state table, state diagram & logic diagram.(8)
(May/June 2013
17. i). Design and explain the working of a MOD-11 counter. (8) ii). Design a counter to
count thesequence 0, 1, 2, 4, 5, 6,...using SR FFs (8)
UNIT IV
MEMORY DEVICES
PART A
1) How the memories are classified.jun2011
2) What is an EPROM? june2014/june 2013
3) Compare and contrast static RAM and dynamic RAM
4) What is PLD? List their types.(Nov2015
5) Explain write operation with an example.
6) Distinguish between PAL and PLA.(Nov/(Dec 2015
7) Which memory is called volatile? Why?(Nov/(Dec 2016
8) Write the advantages of EPROM over a PROM.(May/June 2015
9) Compare the features of PROM, PAL and PLA
10) What is access time and cycle time of a memory?
11) What is PLA? How does it differ from PAL and GAL?
12) What is memory (Decoding? (Nov/(Dec 2015
13) Implement the Exclusive-OR function using PROM
14) Write the advantages of E2PROM over an EPROM.
15) Implement the function F1= (0, 1, 2, 5, 7) and F2 = (1, 2, 4, 6) using PROM.
(May/june2014
EC6302 - DIGITAL ELECTRONICS
CHENNAI INSTITUTE OF TECHNOLOGY 2017
16) Draw the static and dynamic RAM cells.(May2006
17) Implement a 2-bit multiplier using ROM.(May2010
18) What is meant by memory expansion? Mention its limit.
19) Compare PLDs with FPGA.june 2015
20) Draw the equivalent logic circuit of a binary memory cell that stores one bit of
information.
PART B
1) Give the classification of semiconductor memories (8) ii). Implement the following
function using PLA F1= (2, 4, 5, 10, 12, 13, 14) andF2 = (2, 9, 10, 11, 13, 14, 15).(8)
2) i). Realized BCD to Excess-3 code using ROM array(8) (May/Jun 2013
3) ii). With logic diagram, explain the basic (Macrocell. (8)(May2010
4) i). Write short note on RAM, types of ROMs(10) ii). Implement the following function
using PLA F1= (0, 1, 2, 4) and
5) F2 = (0, 5, 6, 7). (6)(Nov2009
6) i). Realize the following function using PAL F1(x, y, z) = (1, 2, 4, 5, 7). And
7) F2(x, y, z) = (0, 1, 3, 5, 7) (8)
8) ii). Write a note on FPGA with neat diagram.(8)
9) i). Explain read cycle and write cycle timing parameter with the help of timing diagram
ii). A combinational circuit is defined as the function F1 = ABC+ABC+ABC and
F2 = ABC+ABC+ABC. Implement the digital circuit with a PLA having 3 inputs, 3
product terms and 2 outputs. (6) (Nov/(Dec 2014
10) i).Write short notes on PLD, types of PLDs. (8) ii). Implement the following Boolean
function using 342 PLA, F1(x, y, z) = (0, 1,
11) 3, 5) and F2(x, y, z) = (3, 5, 7) (8) (Dec 2013
12) Design using PAL the following Boolean functions(16) W(A,B,C,D) = (2, 12, 13)
13) X(A,B,C,D) = (7, 8, 9, 10, 11, 12, 13, 14, 15)
14) Y(A,B,C,D) = (0, 2,3, 4, 5, 6, 7, 8, 10, 11, 15)
EC6302 - DIGITAL ELECTRONICS
CHENNAI INSTITUTE OF TECHNOLOGY 2017
15) Z(A,B,C,D) = (1, 2, 8, 12, 13)
16) i).Design a combinational circuit using ROM. The circuit accepts a three bit number
17) and outputs a binary number equal to the square of the input number.(8) (Nov2010
18) ii). Describe the RAM organization. (8)(May2007
19) i). Draw a PLA circuit to implement the function F1 = AB + AC,
20) F2 = (AC + AB + BC)
21) ii). Write short notes on EPROM and EEPROM.(Nov2010
22) i). Realize the following function using PLA F (w, x, y, z) = (0, 3, 5, 7, 12, 15)+ d (2,
9).(8)(May2009
23) ii). Implement Binary to Gray code converter using PROM devices(8)jun2010
24) Implement the following Boolean functions using 4 3 4 PAL (16) i. W(A, B, C, D)
= (0, 2, 6, 7, 8, 9, 12, 13)(Nov2011
25) ii. X (A, B, C, D) = (0, 2, 6, 7, 8, 9, 12, 13, 14).iii. Y(A, B, C, D) = ( 2, 3, 8,
9, 10, 12, 13)iv. Z(A, B, C, D) = (1, 3, 4, 6, 9, 12, 14) (May/Jun 2014
26) i). Explain the principle of operation of Bipolar SRAM cell.(8) ii). How can one (Make
64X8 ROM using 32X4 ROMs? Draw such a circuit & explain.(8)(May2008
UNIT V
SYNCHRONOUS AND ASYNCHRONOUS SEQUENTIAL CIRCUITSPART-A
PART-A
1. Differentiate synchronous and asynchronous sequential circuits?
2. What are the two types of Asynchronous sequential circuits?(Nov/(Dec 2015
3. Differentiate Moore (Machine and Mealy (Machine.
4. Define flow table and primitive flow table.
5. Write a Verilog HDL model of a full subtractor circuit.
6. Define state table and state assignment. (May/June 2016
EC6302 - DIGITAL ELECTRONICS
CHENNAI INSTITUTE OF TECHNOLOGY 2017
7. Draw the basic building blocks of an Algorithmic State (Machine chart?
8. Differentiate stable and unstable state.(May2009
9. Write a Verilog behavioral model of a Transparent flip flop with reset input.
10. Draw block diagram for Moore and Mealy model.(Nov/(Dec 2015
11. Define the terms race and critical race.
12. What is a state diagram? Give an example
13. Write a Verilog code for 4-to-2 Encoder using gate level model.
14. What are Hazards? How it can be avoided?
15. Compare the ASM chart with a conventional flow chart.
16. Differentiate fundamental mode and pulse mode asynchronous sequential circuits.
17. Design a 3 input NAND gate using Verilog.
18. What is the cause for essential Hazard?(Nov/(Dec 2013
19. Write a Verilog model of a full subtractor circuit.june 2013
20. Write analysis procedure of synchronous sequential circuits. (May 2015
Part B
1) Design a clocked synchronous sequential logic circuit using JK flip flops for the
following state diagram. Use state reduction if possible
2)
EC6302 - DIGITAL ELECTRONICS
CHENNAI INSTITUTE OF TECHNOLOGY 2017
21. What is a Hazard? What are the types of hazards? Check whether the
following circuit contains a hazard or not Y = x 1x2 + x2x3 If the hazard is
present,demonstrate its removal (16)(May/June 2015
22. Design a clocked sequential (Machine using JK flip flops for the state diagram shown
23. in figure. Use state reduction if possible and (Make proper state assignment. (16)
24. Derive the transition table, state table and state diagram for moor sequential circuit
shown in below figure. (16)
25.
26.
27. Sequential circuit has three flip flops A, B, and C; one input x_in ; and one output
y_out. The state diagram is shown in below figure. The circuit is to be designed by
treating the unused states as dont care conditions. Analyze the circuit obtain from
the design to determine the effect of the unused states. Use T flip flops in the
design.
28.
EC6302 - DIGITAL ELECTRONICS
CHENNAI INSTITUTE OF TECHNOLOGY 2017
29. i). Reduce the number of states in the following state table, and tabulate the reduced
state table. (8)
Present State Next State Output
X=0 X =1 X =0 X=1
a f b 0 0
b d c 0 0
c f e 0 0
1.
d g a 1 0
e d c 0 0
f f b 1 1
g g h 0 1
h g a 1 0
1. ii). Analyze the synchronous sequential logic circuit and derive the transition table and
state diagram. (8)
2.
3. Design a clocked synchronous sequential (Machine using T flip flops for the following
state diagram. Use state reduction if possible .also use straight binary state assignment.
(May/june 2013
4. (16)
5.
6. i).What is hazards? Give hazard free realization for the following Boolean function.
EC6302 - DIGITAL ELECTRONICS
CHENNAI INSTITUTE OF TECHNOLOGY 2017
7. F(A, B, C, D) = m(0, 2, 6, 7, 8, 10, 12) (10)
8. ii).Differentiate Moore and Mealy (Machines with block diagram(6)(Dec 2013
9. Derive the state table and state diagram of the sequential circuit show
10. Explain the function that the circuit performs.(May2009
11.
12. Design a clocked synchronous sequential logic circuit for the following state diagram.
Use state reduction if possible. (1) Using D flip flops (2) Using T flip flops(16)
(May/June 2014
13.
14. i). For the state diagram shown in below figure, design a synchronous sequential t using
JK flip flops.(May2007
15. What is ASM? Give the basic notations. (4)(Nov 2015
16. i). What are static and dynamic hazards? (May2008
17)following Boolean function. F(A, B, C, D) = M(3, 4, 5, 7, 9, 13, 14, 15). (12)
ii). Write the design procedure for Asynchronous sequential logic circuits.(4)(May/june 2015
EC6302 - DIGITAL ELECTRONICS