Ae68 Ae117 J16
Ae68 Ae117 J16
Ae68 Ae117 J16
___________________
Code: AE68/AE117
June 2016
PLEASE WRITE YOUR ROLL NO. AT THE SPACE PROVIDED ON EACH PAGE
IMMEDIATELY AFTER RECEIVING THE QUESTION PAPER.
NOTE: There are 9 Questions in all.
Question 1 is compulsory and carries 20 marks. Answer to Q.1 must be written in
the space provided for it in the answer book supplied and nowhere else.
The answer sheet for the Q.1 will be collected by the invigilator after 45 minutes of
the commencement of the examination.
Out of the remaining EIGHT Questions answer any FIVE Questions. Each
question carries 16 marks.
Any required data not explicitly given, may be suitably assumed and stated.
Q.1
(2 10)
(B) A
(D) Cant be reduced further
Code: AE68/AE117
f. In a vectored interrupt
(A) the branch address is assigned to a fixed location in memory
(B) the interrupting source supplies the branch information to the processor
through an interrupt vector
(C) the branch address is obtained from a register in the processor
(D) None of these
g. What will be the affect of following instructions on PSW of 8051
MOV A, #38H
ADD A, #2FH
(A) CY=0, AC=1, P=1
(C) CY=1, AC=0, P=1
j. The process which has just terminated but has yet to relinquish its resource is
called
(A) Suspended process
(C) Blocked process
b. Given the following three cache designs, find the one with the best
performance by calculating the average cost of access. Show all calculations.
(i) 4 Kbyte, 8-way set associative cache with a 6% miss rate; cache hit costs
one cycle, cache miss costs 12 cycles.
(ii) 8 Kbyte, 4-way set-associative cache with a 4% miss rate; cache hit costs
two cycles, cache miss costs 12 cycles.
(iii) 16 Kbyte, 2-way set-associative cache with a 2% miss rate; cache hit costs
three cycles, cache miss costs 12 cycles.
(8)
Q.3
Code: AE68/AE117
Q.4
Figure-1(a)
Figure-1(b)
(8)
Q.6
Q.7
Q.8
Q.9
(10)
(6)
(8)
(8)
(8)
(6)
(10)