The Common Source Amp With Active Loads Lecture
The Common Source Amp With Active Loads Lecture
The Common Source Amp With Active Loads Lecture
1/2
Jim Stiles
Dept. of EECS
5/4/2011
2/2
The amplifier circuit can be quite complex, yet still small and
inexpensive. Thus, current sources are no big deal.
Negatives:
We cannot make large capacitors (i.e., COUS), so that DC
blocking capacitors are not possiblethis makes bias solutions
more complex, particularly for multi-stage amplifiers.
Additionally, it if difficult to make resistors in integrated
circuits. Instead, we use resistors constructed from
transistorsso-called active loads.
Jim Stiles
Dept. of EECS
5/4/2011
Enhancement Loads
1/7
Enhancement Loads
Resistors take up far too much space on integrated circuit
substrates.
Therefore, we need to make a resistor out of a transistor!
Q: How can we do that!? After all, a resistor is a two terminal
Enhancement Load
Resistor Load
5/4/2011
Enhancement Loads
2/7
i =
v
R
v
i =
2
K
v
V
(
)
for v < Vt
for v > Vt
5/4/2011
Enhancement Loads
3/7
i = K (v Vt )2
Vt
So, resistors and enhancement loads are far from exactly the
same, but:
1) They both have i = 0 when v = 0 .
2) They both have increasing current i with increasing
voltage v.
i
Resistor
Enhancement
Load
v
5/4/2011
Enhancement Loads
4/7
VDD
vO
vO
vI
vI
iD
ID ,VDS
vDS
VDD Vt
And the transfer function of this circuit is:
VDD
5/4/2011
Enhancement Loads
5/7
vO
Q in saturation
dvO
1
dv I
vI
Vt
Q: What is the small signal behavior of an enhancement load?
A: The enhancement load is made of a MOSFET device, and we
understand the small-signal behavior for a MOSFET!
Step 1 - DC Analysis
If V > Vt , then I = K (V Vt )
or:
V =
I
+Vt
K
V
I
5/4/2011
Enhancement Loads
6/7
gm = 2K (VGS Vt ) = 2K (V Vt )
ro =
ID
K (V Vt )
i = id
G
+
v =vgs
-
gm v gs
ro
G
D
gm v
S
ro
5/4/2011
Enhancement Loads
7/7
i
+
gm v
ro
Enhancement Load
Small-Signal Model
5/4/2011
1/9
Q2
* Note no resistors or
vO(t)
Q1
amplifier.
* ID stability could be a
problem
vi(t)
+
_
VG
5/4/2011
Step 1 DC Analysis
2/9
Note that:
ID 1 = ID 2 ID
VDD
and that:
ID1
Q2
VO
VDS 2 = VGS 2
Q1
VG
ID2
ID 1 = K1 (VGS 1 Vt 1 )
= K1 (VG Vt 1 )
5/4/2011
ID 2 = ID 1 = K1 (VG Vt 1 )
ID 2 = K2 (VGS 2 Vt 2 )
ID 1 = I D 2
K1 (VG Vt 1 ) = K2 (VGS 2 Vt 2 )
VGS 2 =
K1
(VG Vt 1 ) +Vt 2
K2
Since VDS 2 = VGS 2 and VDS 1 =VDD VDS 2 , we can likewise state
that:
VDS 2 =
K1
(VG Vt 1 ) +Vt 2
K2
and:
VDS 1 =VDD Vt 2
K1
(VG Vt 1 )
K2
3/9
5/4/2011
VDS 1 >VGS 1 Vt 1
>VG Vt 1
and:
VGS 1 >Vt 1
if VG >Vt 1
gm 1 = 2K1 (VG Vt 1 )
and:
ro 1 =
1 ID
and
and
gm 2 = 2K1 (VGS 2 Vt 2 )
ro 2 =
2 ID
4/9
5/4/2011
5/9
Q2
vO(t)
Q1
vi(t)
+
_
5/4/2011
6/9
G2
+
ro 2
vgs2
gm 2 v gs 2
S2
id
G1
D1
vi
vgs1
+
-
vo
ro 1
gm v gs 1
S1
id
G1
+
vi
+
-
vgs1
-
gm v gs 1
S1
ro 1
D1
S2
gm 2v gs 2
G2
vgs2
+
vo
ro 2
5/4/2011
7/9
vi
+
-
vo
vgs1
(g
m1
v gs 1 gm 2 v gs 2 )
vgs2
+
v gs 1 = vi
v gs 2 = vo
as well as that:
vo = (gm 1 v gs 1 gm 2 v gs 2 ) (ro 1 ro 2 )
= (gm 1 vi + gm 2 vo ) (ro 1 ro 2 )
Rearranging, we find:
Avo =
But recall that:
(ro 1 ro 2 )gm 1
gm 1
vo
=
vi 1 + (ro 1 ro 2 )gm 2
gm 2
gm = 2K (VGS Vt )
= 2 K ID
ro 1 ro 2
5/4/2011
Therefore:
Avo =
gm 1
gm 2
2 K 1 ID
2 K2
K1
=
=
K2
ID
8/9
(W L )
(W L )
ii
-
vi
+
_
vgs1
(g
m1
v gs 1 gm 2 v gs 2 )
vgs2
vooc
ro 1 ro 2
Ri =
vi
=
ii
(Great!!!)
5/4/2011
9/9
iosc
ii
vi
+
-
vgs
-
(g
m1
v gs 1 gm 2 v gs 2 )
vgs2
ro 1 ro 2
ios = (gm 1 v gs 1 gm 2 v gs 2 )
Thus, the small-signal output resistance of this amplifier is
equal to:
(Doh!!!)
5/6/2011
1/11
* Note no resistors or
vO(t)
Q1
+
_
vi(t)
* ID stability is not a
VG
problem!
vo(t) =???
Q1
vi(t)
+
_
5/6/2011
2/11
ro
VDD
ro
vO(t)
Q1
vi(t)
VG
+
_
5/6/2011
3/11
ro
vo(t)
Q1
vi(t)
+
-
id
G1
D1
vi
+
-
vgs1
-
vo
gm v gs 1
ro 1
ro
S1
5/6/2011
4/11
VDD
I
vO(t)
Q1
+
_
vi(t)
VG
is specifically:
VSS
-
Q3
VGS3
VSS
VGS2
Q2
vO(t)
Iref
Q4
Q1
vi (t)
VG
+
_
5/6/2011
5/11
source?
5/6/2011
6/11
v gs 2 = v gs 3 = v gs 4 = 0
Q: But doesnt the small-signal source vi (t ) create small-
A: For some of the circuit yes, but for most of the circuit no!
Note that for transistor Q1 there will be small-signal voltages
v gs 1(t ) and vds 1(t ) , along with id 1(t ) . Likewise for transistor
Q2, a small-signal voltage vds 2(t ) and current id 2(t ) will occur.
VSS
VSS
VGS 3 +0
VDS 3 +0 Q3
VGS 2 +0
+
Q2
VDS 2 +vds 2
Iref +id
+
Iref +0
+
+
Q4 V +0
DS 4
VGS 4 +0
vi (t)
+
_
Q1 VDS 1 +vds 1
VGS 1 +v gs 1
VG
vO(t)
5/6/2011
7/11
zero!
device is:
id 2 = gm 2 v gs 2
vds 2
ro 2
v
id 2 = ds 2
ro 2
5/6/2011
8/11
vgs2
gm v gs
G2
ro 2
vds2
+
D2
G2
ro 2
vds2
vgs2 =0
D2
id
S2
-
ro 2
vds2
+
D2
v
id 2 = ds 2
ro 2
id
5/6/2011
9/11
ro 2
vo(t)
Q1
vi (t)
+
-
ro
vo(t)
Q1
vi(t)
+
-
ro = ro 2
5/6/2011
10/11
VSS
VSS
Q2
Q3
vO(t)
Iref
Q4
Q1
+
_
vi (t)
VG
VDD
is equivalent to this circuit:
Iref
ro 2 =
vO(t)
Q1
vi(t)
VG
+
_
Iref
5/6/2011
11/11
vo
+
vi
+
-
vgs1
gm 1 v gs 1
ro 1 ro 2
Avo = gm 1 ( ro 1 ro 2 ) = 2 K1 Iref ( ro 1 ro 2 )
Note this result is far different (i.e., larger) than the result
when using the enhancement load for RD:
Avo =
K1
K2
Ri =
Ro = ro 1 ro 2