Tja 1027
Tja 1027
1. General description
The TJA1027 is the interface between the Local Interconnect Network (LIN) master/slave
protocol controller and the physical bus in a LIN network. It is primarily intended for
in-vehicle sub-networks using baud rates up to 20 kBd and is compliant with LIN 2.0,
LIN 2.1, LIN 2.2, LIN 2.2A and SAE J2602. The TJA1027 is pin-compatible with the
TJA1020 and the TJA1021.
The transmit data stream generated by the protocol controller is converted by the
TJA1027 into an optimized bus signal shaped to minimize ElectroMagnetic Emissions
(EME). The LIN bus output pin is pulled HIGH via an internal termination resistor. For a
master application, an external resistor in series with a diode should be connected
between pin VBAT and pin LIN. The receiver detects a receive data stream on the LIN bus
input pin and transfers it via pin RXD to the microcontroller.
Power consumption is very low in Sleep mode. However, the TJA1027 can still be woken
up via pins LIN and SLP_N.
Compliant with LIN 2.0, LIN 2.1, LIN 2.2, LIN 2.2A and SAE J2602
Baud rate up to 20 kBd
Very low ElectroMagnetic Emissions (EME)
Very low current consumption in Sleep mode with remote LIN wake-up
Input levels compatible with 3.3 V and 5 V devices
Integrated termination resistor for LIN slave applications
Passive behavior in unpowered state
Operational during cranking pulse: full operation from 5 V upwards
Undervoltage detection
K-line compatible
Available in SO8 and HVSON8 packages
Leadless HVSON8 package (3.0 mm 3.0 mm) with improved Automated Optical
Inspection (AOI) capability
Dark green product (halogen free and Restriction of Hazardous Substances (RoHS)
compliant)
Pin-compatible subset of the TJA1020 and TJA1021
TJA1027
NXP Semiconductors
2.2 Protection
Very high ElectoMagnetic Immunity (EMI)
Very high ESD robustness: 8 kV according to IEC 61000-4-2 for pins LIN and VBAT
Bus terminal and battery pin protected against transients in the automotive
environment (ISO 7637)
Bus terminal short-circuit proof to battery and ground
Thermally protected
Initial transmit data (TXD) dominant check
Symbol Parameter
VBAT
IBAT
Conditions
Min
Typ
Max
Unit
limiting values
0.3
+42
operating range
18
2.5
10
2.5
10
200
800
1600
VLIN
42
+42
VESD
+8
kV
Tvj
40
+150
4. Ordering information
Table 2.
Ordering information
Type number
Package
Name
Description
Version
TJA1027T/20
SO8
SOT96-1
TJA1027TK/20
HVSON8
SOT782-1
TJA1027
2 of 24
TJA1027
NXP Semiconductors
5. Block diagram
TJA1027
POWER-ON RESET &
UNDERVOLTAGE DETECTION
RXD
VBAT
1
BUS
TIMER
6
SLP_N
LIN
CONTROL
TXD
5
TEMPERATURE
PROTECTION
GND
015aaa212
Fig 1.
TJA1027
Block diagram
3 of 24
TJA1027
NXP Semiconductors
6. Pinning information
6.1 Pinning
TJA1027T
TJA1027TK
terminal 1
index area
RXD
n.c.
SLP_N
VBAT
n.c.
LIN
TXD
GND
RXD
n.c.
SLP_N
VBAT
n.c.
LIN
TXD
GND
015aaa214
015aaa213
Pin
Description
RXD
SLP_N
n.c.
not connected
TXD
GND
5[1]
ground
LIN
VBAT
battery supply
n.c.
not connected
[1]
TJA1027
Pin description
For enhanced thermal and electrical performance, the exposed center pad of the HVSON8 package should
be soldered to board ground (and not to any other voltage level).
4 of 24
TJA1027
NXP Semiconductors
7. Functional description
The TJA1027 is the interface between the LIN master/slave protocol controller and the
physical bus in a LIN network. According to the Open System Interconnect (OSI) model,
this is the LIN physical layer.
The LIN transceiver is optimized for, but not limited to, automotive applications with
excellent ElectroMagnetic Compatibility (EMC) performance.
TJA1027
5 of 24
TJA1027
NXP Semiconductors
Reset
RXD: floating
Transmitter: off
Normal
RXD: data output
Transmitter: on(1)
Sleep
Standby
RXD: floating
Transmitter: off
RXD: low
Transmitter: off
t(LIN = 01; after LIN = 0) > twake(dom)LIN
015aaa215
(1) A positive edge on SLP_N triggers a transition to Normal mode; the transmitter is enabled once
TXD goes HIGH; in the event of thermal shut down, the transmitter is disabled.
Fig 3.
Table 4.
SLP_N
RXD
Transmitter
Description
Reset
floating
off
Sleep[1]
floating
off
Standby[2]
LOW[3]
off
[1]
Operating modes
Mode
Normal
TJA1027
State diagram
The TJA1027 enters Sleep mode after a power-on reset (e.g. after switching on VBAT).
[2]
The TJA1027 will switch automatically to Standby mode if a LIN wake-up event occurs during Sleep mode.
[3]
The wake-up interrupt (on pin RXD) is released after a positive edge on pin SLP_N.
[4]
A positive edge on SLP_N will trigger a transition to Normal mode The transmitter will be off if TXD is LOW
and will be enabled as soon as TXD goes HIGH.
6 of 24
TJA1027
NXP Semiconductors
TJA1027
7 of 24
TJA1027
NXP Semiconductors
LIN recessive
VBUSrec
VBUSdom
VLIN
twake(dom)LIN
LIN dominant
ground
sleep mode
standby mode
015aaa241
Fig 4.
If the input level on pin TXD is HIGH, the LIN transmitter output on pin LIN will be
recessive.
If the input level on pin LIN is recessive, the receiver output on pin RXD will be HIGH.
If the voltage on pin VBAT rises to 27 V (e.g. during an automotive jump start), the total
LIN network pull-up resistance should be greater than 680 and the total LIN network
capacitance should be less than 6.8 nF to ensure reliable LIN data transfer.
If the voltage on pin VBAT drops below the LOW-level VBAT LOW threshold, Vth(VBATL)L,
the LIN transmit path is interrupted and the LIN output remains recessive. The LIN
transmit path is switched on again when VBAT rises above Vth(VBATL)H and the input to
pin TXD is recessive.
TJA1027
8 of 24
TJA1027
NXP Semiconductors
If the voltage on pin VBAT drops below the LOW-level power-on reset threshold, Vth(POR)L,
the TJA1027 switches to Reset mode (i.e. all output drivers are disabled and all inputs are
ignored). The TJA1027 switches to Sleep mode if VBAT > Vth(POR)H.
TJA1027
9 of 24
TJA1027
NXP Semiconductors
8. Limiting values
Table 5.
Limiting values
In accordance with the Absolute Maximum Rating System (IEC 60134). All voltages are referenced to pin GND, unless
otherwise specified. Positive currents flow into the IC.
Symbol
Parameter
VBAT
VTXD
Conditions
Min
Max
Unit
0.3
+42
0.3
+7
VRXD
0.3
+7
VSLP_N
0.3
+7
VLIN
42
+42
VESD
Tstg
storage temperature
[1]
+8
kV
[2]
+8
kV
[2]
+2
kV
750
+750
[3]
200
+200
[4]
40
+150
55
+150
all pins
all pins
[1]
[2]
[3]
[4]
Junction temperature in accordance with IEC 60747-1. An alternative definition is: Tj = Tamb + P Rth(j-a), where Rth(j-a) is a fixed value.
The rating for Tvj limits the allowable combinations of power dissipation (P) and ambient temperature (Tamb).
9. Thermal characteristics
Table 6.
Thermal characteristics
According to IEC 60747-1.
Symbol
Parameter
Conditions
Typ
Unit
Rth(j-a)
145
K/W
50
K/W
TJA1027
10 of 24
TJA1027
NXP Semiconductors
Parameter
Conditions
Min
Typ
Max
Unit
18
2.5
10
150
400
1200
2.5
10
100
300
1000
200
800
1600
mA
Supply
VBAT
IBAT
[2]
Undervoltage reset
Vth(POR)L
1.6
3.1
3.9
Vth(POR)H
2.3
3.4
4.3
Vhys(POR)
0.05
0.3
Vth(VBATL)L
3.9
4.4
4.7
Vth(VBATL)H
4.2
4.7
4.9
Vhys(VBATL)
0.15
0.3
0.6
[2]
[2]
VIL
0.3
+0.8
50
200
400
mV
on TXD
50
125
325
on SLP_N
100
250
650
mA
+5
Vhys
hysteresis voltage
Rpd
pull-down resistance
[2]
VRXD = 0.4 V
[2]
HIGH-level leakage
current
TJA1027
11 of 24
TJA1027
NXP Semiconductors
Table 7.
Static characteristics continued
VBAT = 5 V to 18 V; Tvj = 40 C to +150 C; RL(LIN-VBAT) = 500 ; all voltages are referenced to pin GND; positive currents
flow into the IC; typical values are given at VBAT = 12 V; unless otherwise specified.[1]
Symbol
Parameter
Conditions
Min
Typ
Max
Unit
40
100
mA
Pin LIN
IBUS_LIM
IBUS_PAS_dom
VBAT = 12 V; VLIN = 0 V;
VTXD = 5 V
[2]
600
IBUS_PAS_rec
VBAT = 5 V; VLIN = 18 V;
VTXD = 5 V
[2]
IBUS_NO_GND
[2]
750
+10
IBUS_NO_BAT
[2]
VBUSdom
[2]
0.4VBAT
VBUSrec
[2]
0.6VBAT
VBUS_CNT
VHYS
VSerDiode
VO(dom)
Rslave
slave resistance
CLIN
0.475VBAT 0.5VBAT
0.525VBAT V
[2]
0.175VBAT V
[2]
0.4
1.0
[2]
1.4
[2]
2.0
20
30
60
[2]
20
pF
[2]
150
200
VBUS_CNT =
(VBUSdom + VBUSrec) / 2
Thermal shutdown
Tj(sd)
shutdown junction
temperature
[1]
All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to
cover the specified temperature and power supply voltage range.
[2]
TJA1027
12 of 24
TJA1027
NXP Semiconductors
Parameter
Conditions
Min
Typ
Max
duty cycle 1
[2][4][5]
0.396 -
[2][4][5]
0.396 -
[3][4][5]
0.581
[3][4][5]
0.581
[2][4][5]
0.417 -
[2][4][5]
0.417 -
[3][4][5]
0.590
[3][4][5]
0.590
Unit
Duty cycles
1
duty cycle 2
duty cycle 3
duty cycle 4
Timing characteristics
trx_pd
receiver propagation
delay
[5]
trx_sym
receiver propagation
delay symmetry
[5]
+2
twake(dom)LIN
Sleep mode
30
80
150
tgotonorm
go to normal time
10
tinit(norm)
normal mode
initialization time
20
tgotosleep
go to sleep time
10
[1]
[2]
All parameters are guaranteed over the virtual junction temperature range by design. Factory testing uses correlated test conditions to
cover the specified temperature and power supply voltage ranges.
TJA1027
13 of 24
TJA1027
NXP Semiconductors
[3]
[4]
Bus load conditions: CBUS = 1 nF and RBUS = 1 k; CBUS = 6.8 nF and RBUS = 660 ; CBUS = 10 nF and RBUS = 500 .
[5]
tbit
tbit
VTXD
tbus(rec)(min)
tbus(dom)(max)
Vth(rec)(max)
Vth(dom)(max)
VBAT
LIN BUS
signal
thresholds of
receiving node 1
tbus(rec)(max)
tbus(dom)(min)
Vth(rec)(min)
Vth(dom)(min)
trx_pdr
trx_pdf
thresholds of
receiving node 2
trx_pdf
VRXD
receiving
node 1
trx_pdf
receiving
node 2
trx_pdr
trx_pdf
VRXD
015aaa237
Fig 5.
TJA1027
14 of 24
TJA1027
NXP Semiconductors
LIN BUS
LINE
BATTERY
+3 V/
+5 V
only for
master node
VBAT
VDD
RX0
MICROTX0
CONTROLLER
Px.x
GND
RXD
TXD
SLP_N
1 k
TJA1027
LIN
(1)
015aaa238
Fig 6.
Application diagram
Pin
Test configuration
Value
Unit
LIN
13
kV
12
kV
> 15
kV
VBAT
TJA1027
15 of 24
TJA1027
NXP Semiconductors
SOT96-1
A
X
c
y
HE
v M A
Z
5
Q
A2
(A 3)
A1
pin 1 index
Lp
1
detail X
w M
bp
2.5
5 mm
scale
DIMENSIONS (inch dimensions are derived from the original mm dimensions)
UNIT
A
max.
A1
A2
A3
bp
D (1)
E (2)
HE
Lp
Z (1)
mm
1.75
0.25
0.10
1.45
1.25
0.25
0.49
0.36
0.25
0.19
5.0
4.8
4.0
3.8
1.27
6.2
5.8
1.05
1.0
0.4
0.7
0.6
0.25
0.25
0.1
0.7
0.3
inches
0.069
0.010 0.057
0.004 0.049
0.01
0.019 0.0100
0.014 0.0075
0.20
0.19
0.16
0.15
0.05
0.01
0.01
0.004
0.028
0.012
0.244
0.039 0.028
0.041
0.228
0.016 0.024
8o
o
0
Notes
1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.
2. Plastic or metal protrusions of 0.25 mm (0.01 inch) maximum per side are not included.
Fig 7.
REFERENCES
OUTLINE
VERSION
IEC
JEDEC
SOT96-1
076E03
MS-012
JEITA
EUROPEAN
PROJECTION
ISSUE DATE
99-12-27
03-02-18
TJA1027
16 of 24
TJA1027
NXP Semiconductors
HVSON8: plastic thermal enhanced very thin small outline package; no leads;
8 terminals; body 3 x 3 x 0.85 mm
SOT782-1
A1
c
detail X
terminal 1
index area
e1
terminal 1
index area
e
1
C A B
C
v
w
y1 C
L
K
Eh
5
Dh
0
1
scale
Dimensions
Unit(1)
mm
2 mm
A1
c
0.2
Dh
Eh
e1
v
0.1
0.05 0.05
y1
0.1
Note
1. Plastic or metal protrusions of 0.075 maximum per side are not included.
Fig 8.
References
Outline
version
IEC
JEDEC
JEITA
SOT782-1
---
MO-229
---
sot782-1_po
European
projection
Issue date
09-08-25
09-08-28
TJA1027
17 of 24
TJA1027
NXP Semiconductors
Through-hole components
Leaded or leadless SMDs, which are glued to the surface of the printed circuit board
Not all SMDs can be wave soldered. Packages with solder balls, and some leadless
packages which have solder lands underneath the body, cannot be wave soldered. Also,
leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered,
due to an increased probability of bridging.
The reflow soldering process involves applying solder paste to a board, followed by
component placement and exposure to a temperature profile. Leaded packages,
packages with solder balls, and leadless packages are all reflow solderable.
Key characteristics in both wave and reflow soldering are:
Board specifications, including the board finish, solder masks and vias
Package footprints, including solder thieves and orientation
The moisture sensitivity level of the packages
Package placement
Inspection and repair
Lead-free soldering versus SnPb soldering
18 of 24
TJA1027
NXP Semiconductors
Process issues, such as application of adhesive and flux, clinching of leads, board
transport, the solder wave parameters, and the time during which components are
exposed to the wave
Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to
higher minimum peak temperatures (see Figure 9) than a SnPb process, thus
reducing the process window
Solder paste printing issues including smearing, release, and adjusting the process
window for a mix of large and small components on one board
Reflow temperature profile; this profile includes preheat, reflow (in which the board is
heated to the peak temperature) and cooling down. It is imperative that the peak
temperature is high enough for the solder to make reliable solder joints (a solder paste
characteristic). In addition, the peak temperature must be low enough that the
packages and/or boards are not damaged. The peak temperature of the package
depends on package thickness and volume and is classified in accordance with
Table 10 and 11
Table 10.
350
< 2.5
235
220
2.5
220
220
Table 11.
350 to 2000
> 2000
< 1.6
260
260
260
1.6 to 2.5
260
250
245
> 2.5
250
245
245
TJA1027
19 of 24
TJA1027
NXP Semiconductors
temperature
peak
temperature
time
001aac844
Fig 9.
TJA1027
20 of 24
TJA1027
NXP Semiconductors
Revision history
Document ID
Release date
Change notice
Supersedes
TJA1027 v.2
20130424
TJA1027 v.1
Modifications:
TJA1027 v.1
TJA1027
text in Title, Section 1, Section 2.1, Section 7.1 revised to include LIN 2.2A compliance
text in Section 7.1 revised to be consistent with TJA1029
Figure 2: revised/resized
Table 3, Table note 1: revised
Figure 4: revised
Table 7: revised measurement conditions for parameter IBUS_NO_BAT
Section 13.1: text revised
20111020
21 of 24
TJA1027
NXP Semiconductors
Product status[3]
Definition
Development
This document contains data from the objective specification for product development.
Qualification
Production
[1]
Please consult the most recently issued document before initiating or completing a design.
[2]
[3]
The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status
information is available on the Internet at URL http://www.nxp.com.
19.2 Definitions
Draft The document is a draft version only. The content is still under
internal review and subject to formal approval, which may result in
modifications or additions. NXP Semiconductors does not give any
representations or warranties as to the accuracy or completeness of
information included herein and shall have no liability for the consequences of
use of such information.
Short data sheet A short data sheet is an extract from a full data sheet
with the same product type number(s) and title. A short data sheet is intended
for quick reference only and should not be relied upon to contain detailed and
full information. For detailed and full information see the relevant full data
sheet, which is available on request via the local NXP Semiconductors sales
office. In case of any inconsistency or conflict with the short data sheet, the
full data sheet shall prevail.
Product specification The information and data provided in a Product
data sheet shall define the specification of the product as agreed between
NXP Semiconductors and its customer, unless NXP Semiconductors and
customer have explicitly agreed otherwise in writing. In no event however,
shall an agreement be valid in which the NXP Semiconductors product is
deemed to offer functions and qualities beyond those described in the
Product data sheet.
19.3 Disclaimers
Limited warranty and liability Information in this document is believed to
be accurate and reliable. However, NXP Semiconductors does not give any
representations or warranties, expressed or implied, as to the accuracy or
completeness of such information and shall have no liability for the
consequences of use of such information. NXP Semiconductors takes no
responsibility for the content in this document if provided by an information
source outside of NXP Semiconductors.
In no event shall NXP Semiconductors be liable for any indirect, incidental,
punitive, special or consequential damages (including - without limitation - lost
profits, lost savings, business interruption, costs related to the removal or
replacement of any products or rework charges) whether or not such
damages are based on tort (including negligence), warranty, breach of
contract or any other legal theory.
Notwithstanding any damages that customer might incur for any reason
whatsoever, NXP Semiconductors aggregate and cumulative liability towards
customer for the products described herein shall be limited in accordance
with the Terms and conditions of commercial sale of NXP Semiconductors.
Right to make changes NXP Semiconductors reserves the right to make
changes to information published in this document, including without
limitation specifications and product descriptions, at any time and without
notice. This document supersedes and replaces all information supplied prior
to the publication hereof.
TJA1027
22 of 24
TJA1027
NXP Semiconductors
19.4 Trademarks
Notice: All referenced brands, product names, service names and trademarks
are the property of their respective owners.
TJA1027
23 of 24
TJA1027
NXP Semiconductors
21. Contents
1
2
2.1
2.2
3
4
5
6
6.1
6.2
7
7.1
7.2
7.2.1
7.2.2
7.2.3
7.2.4
7.3
7.3.1
7.3.2
7.4
7.5
7.6
8
9
10
11
12
12.1
12.2
12.3
13
13.1
14
15
16
16.1
16.2
16.3
16.4
17
General description . . . . . . . . . . . . . . . . . . . . . . 1
Features and benefits . . . . . . . . . . . . . . . . . . . . 1
General . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1
Protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 2
Quick reference data . . . . . . . . . . . . . . . . . . . . . 2
Ordering information . . . . . . . . . . . . . . . . . . . . . 2
Block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 3
Pinning information . . . . . . . . . . . . . . . . . . . . . . 4
Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 4
Functional description . . . . . . . . . . . . . . . . . . . 5
LIN 2.x/SAE J2602 compliant . . . . . . . . . . . . . . 5
Operating modes . . . . . . . . . . . . . . . . . . . . . . . 5
Reset mode . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Sleep mode . . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Standby mode. . . . . . . . . . . . . . . . . . . . . . . . . . 7
Normal mode . . . . . . . . . . . . . . . . . . . . . . . . . . 7
Transceiver wake-up . . . . . . . . . . . . . . . . . . . . 8
Remote wake-up via the LIN bus . . . . . . . . . . . 8
Wake-up via pin SLP_N . . . . . . . . . . . . . . . . . . 8
Operation during automotive cranking pulses . 8
Operation when supply voltage is outside
specified operating range . . . . . . . . . . . . . . . . . 8
Fail-safe features . . . . . . . . . . . . . . . . . . . . . . . 9
Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . 10
Thermal characteristics . . . . . . . . . . . . . . . . . 10
Static characteristics. . . . . . . . . . . . . . . . . . . . 11
Dynamic characteristics . . . . . . . . . . . . . . . . . 13
Application information. . . . . . . . . . . . . . . . . . 15
Application diagram . . . . . . . . . . . . . . . . . . . . 15
ESD robustness according to LIN EMC test
specification . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Hardware requirements for LIN interfaces in
automotive applications . . . . . . . . . . . . . . . . . 15
Test information . . . . . . . . . . . . . . . . . . . . . . . . 15
Quality information . . . . . . . . . . . . . . . . . . . . . 15
Package outline . . . . . . . . . . . . . . . . . . . . . . . . 16
Handling information. . . . . . . . . . . . . . . . . . . . 18
Soldering of SMD packages . . . . . . . . . . . . . . 18
Introduction to soldering . . . . . . . . . . . . . . . . . 18
Wave and reflow soldering . . . . . . . . . . . . . . . 18
Wave soldering . . . . . . . . . . . . . . . . . . . . . . . . 18
Reflow soldering . . . . . . . . . . . . . . . . . . . . . . . 19
Soldering of HVSON packages. . . . . . . . . . . . 20
18
19
19.1
19.2
19.3
19.4
20
21
Revision history . . . . . . . . . . . . . . . . . . . . . . .
Legal information . . . . . . . . . . . . . . . . . . . . . .
Data sheet status . . . . . . . . . . . . . . . . . . . . . .
Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . .
Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . .
Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . .
Contact information . . . . . . . . . . . . . . . . . . . .
Contents. . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
21
22
22
22
22
23
23
24
Please be aware that important notices concerning this document and the product(s)
described herein, have been included in section Legal information.