S29GL064N90
S29GL064N90
S29GL064N90
S29GL064N, S29GL032N
64 Megabit, 32 Megabit
3.0-Volt only Page Mode Flash Memory
Featuring 110 nm MirrorBit Process Technology
S29GL-N MirrorBit Flash Family Cover Sheet
Data Sheet
Notice to Readers: This document states the current technical specifications regarding the Spansion
product(s) described herein. Each product described herein may be designated as Advance Information,
Preliminary, or Full Production. See Notice On Data Sheet Designations for definitions.
Revision 09
D at a
S hee t
Advance Information
The Advance Information designation indicates that Spansion Inc. is developing one or more specific
products, but has not committed any design to production. Information presented in a document with this
designation is likely to change, and in some cases, development on the product may discontinue. Spansion
Inc. therefore places the following conditions upon Advance Information content:
This document contains information on one or more products under development at Spansion Inc.
The information is intended to help you evaluate this product. Do not design in this product without
contacting the factory. Spansion Inc. reserves the right to change or discontinue work on this proposed
product without notice.
Preliminary
The Preliminary designation indicates that the product development has progressed such that a commitment
to production has taken place. This designation covers several aspects of the product life cycle, including
product qualification, initial production, and the subsequent phases in the manufacturing process that occur
before full production is achieved. Changes to the technical specifications presented in a Preliminary
document should be expected while keeping these aspects of production under consideration. Spansion
places the following conditions upon Preliminary content:
This document states the current technical specifications regarding the Spansion product(s)
described herein. The Preliminary status of this document indicates that product qualification has been
completed, and that initial production has begun. Due to the phases of the manufacturing process that
require maintaining efficiency and quality, this document may be revised by subsequent versions or
modifications due to changes in technical specifications.
Combination
Some data sheets contain a combination of products with different designations (Advance Information,
Preliminary, or Full Production). This type of document distinguishes these products and their designations
wherever necessary, typically on the first page, the ordering information page, and pages with the DC
Characteristics table and the AC Erase and Program table (in the table notes). The disclaimer on the first
page refers the reader to the notice on this page.
Questions regarding these document designations may be directed to your local sales office.
Distinctive Characteristics
Low power consumption
Architectural Advantages
Package options
Performance Characteristics
High performance
90 ns access time
8-word/16-byte page read buffer
25 ns page read time
16-word/32-byte write buffer which reduces overall programming
time for multiple-word updates
48-pin TSOP
56-pin TSOP
64-ball Fortified BGA
48-ball fine-pitch BGA
Hardware features
WP#/ACC input accelerates programming time (when high voltage
is applied) for greater throughput during system production. Protects
first or last sector regardless of sector protection settings on uniform
sector models
Hardware reset input (RESET#) resets device
Ready/Busy# output (RY/BY#) detects program or erase cycle
completion
Revision 09
D at a
S hee t
General Description
The S29GL-N family of devices are 3.0-Volt single-power Flash memory manufactured using 110 nm
MirrorBit technology. The S29GL064N is a 64-Mb device organized as 4,194,304 words or 8,388,608 bytes.
The S29GL032N is a 32-Mb device organized as 2,097,152 words or 4,194,304 bytes. Depending on the
model number, the devices have 16-bit wide data bus only, or a 16-bit wide data bus that can also function as
an 8-bit wide data bus by using the BYTE# input. The devices can be programmed either in the host system
or in standard EPROM programmers.
Access times as fast as 90 ns are available. Note that each access time has a specific operating voltage
range (VCC) as specified in the Product Selector Guide and the Ordering InformationS29GL032N, and
Ordering InformationS29GL064N. Package offerings include 48-pin TSOP, 56-pin TSOP, 48-ball fine-pitch
BGA and 64-ball Fortified BGA, depending on model number. Each device has separate chip enable (CE#),
write enable (WE#) and output enable (OE#) controls.
Each device requires only a single 3.0-Volt power supply for both read and write functions. In addition to a
VCC input, a high-voltage accelerated program (ACC) feature provides shorter programming times through
increased current on the WP#/ACC input. This feature is intended to facilitate factory throughput during
system production, but may also be used in the field if desired.
The device is entirely command set compatible with the JEDEC single-power-supply Flash standard.
Commands are written to the device using standard microprocessor write timing. Write cycles also internally
latch addresses and data needed for the programming and erase operations.
The sector erase architecture allows memory sectors to be erased and reprogrammed without affecting the
data contents of other sectors. The device is fully erased when shipped from the factory.
The Advanced Sector Protection features several levels of sector protection, which can disable both the
program and erase operations in certain sectors. Persistent Sector Protection is a method that replaces the
previous 12-volt controlled protection method. Password Sector Protection is a highly sophisticated protection
method that requires a password before changes to certain sectors are permitted.
Device programming and erasure are initiated through command sequences. Once a program or erase
operation begins, the host system need only poll the DQ7 (Data# Polling) or DQ6 (toggle) status bits or
monitor the Ready/Busy# (RY/BY#) output to determine whether the operation is complete. To facilitate
programming, an Unlock Bypass mode reduces command sequence overhead by requiring only two write
cycles to program data instead of four.
Hardware data protection measures include a low VCC detector that automatically inhibits write operations
during power transitions. The hardware sector protection feature disables both program and erase operations
in any combination of sectors of memory. This can be achieved in-system or via programming equipment.
The Erase Suspend/Erase Resume feature allows the host system to pause an erase operation in a given
sector to read or program any other sector and then complete the erase operation. The Program Suspend/
Program Resume feature enables the host system to pause a program operation in a given sector to read
any other sector and then complete the program operation.
The hardware RESET# pin terminates any operation in progress and resets the device, after which it is then
ready for a new operation. The RESET# pin may be tied to the system reset circuitry. A system reset would
thus also reset the device, enabling the host system to read boot-up firmware from the Flash memory device.
The device reduces power consumption in the standby mode when it detects specific voltage levels on CE#
and RESET#, or when addresses are stable for a specified period of time.
The Write Protect (WP#) feature protects the first or last sector by asserting a logic low on the WP#/ACC pin
or WP# pin, depending on model number. The protected sector is still protected even during accelerated
programming.
The Secured Silicon Sector provides a 128-word/256-byte area for code or data that can be permanently
protected. Once this sector is protected, no further changes within the sector can occur.
Spansion MirrorBit flash technology combines years of Flash memory manufacturing experience to produce
the highest levels of quality, reliability and cost effectiveness. The device electrically erases all bits within a
sector simultaneously via hot-hole assisted erase. The data is programmed using hot electron injection.
Data
She et
Table of Contents
Distinctive Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3
General Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
1.
2.
Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 9
3.
Connection Diagrams . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10
4.
Pin Descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13
5.
Logic Symbols . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14
6.
Ordering InformationS29GL032N . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
7.
Ordering InformationS29GL064N . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16
8.
9.
10.
Command Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.1 Reading Array Data . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.2 Reset Command . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.3 Autoselect Command Sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.4 Enter/Exit Secured Silicon Sector Command Sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.5 Program Suspend/Program Resume Command Sequence . . . . . . . . . . . . . . . . . . . . . . . . .
10.6 Chip Erase Command Sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.7 Sector Erase Command Sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.8 Erase Suspend/Erase Resume Commands . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.9 Command Definitions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.10 Write Operation Status. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.11 DQ7: Data# Polling . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.12 RY/BY#: Ready/Busy#. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.13 DQ6: Toggle Bit I . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.14 DQ2: Toggle Bit II . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.15 Reading Toggle Bits DQ6/DQ2 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.16 DQ5: Exceeded Timing Limits . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.17 DQ3: Sector Erase Timer. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
10.18 DQ1: Write-to-Buffer Abort. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
11.
12.
Operating Ranges . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 61
16
17
17
18
19
19
19
19
29
30
30
31
31
33
34
34
34
35
35
36
36
41
41
41
42
42
46
47
48
50
51
55
55
56
57
58
59
59
59
60
D at a
S hee t
13.
DC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62
14.
Test Conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 63
14.1 Key to Switching Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 63
15.
AC Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 64
16.
17.
Physical Dimensions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
17.1 TS04848-Pin Standard Thin Small Outline Package (TSOP) . . . . . . . . . . . . . . . . . . . . . .
17.2 TS05656-Pin Standard Thin Small Outline Package (TSOP) . . . . . . . . . . . . . . . . . . . . . .
17.3 VBK048Ball Fine-pitch Ball Grid Array (BGA) 8.15x 6.15 mm Package . . . . . . . . . . . . . .
17.4 LAA06464-Ball Fortified Ball Grid Array (BGA) 13 x 11 mm Package . . . . . . . . . . . . . . . .
18.
Revision History . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 78
74
74
75
76
77
Data
She et
Figures
Figure 3.1
Figure 3.2
Figure 3.3
Figure 3.4
Figure 5.1
D at a
S hee t
Tables
Table 6.1
Table 7.1
Table 8.1
Table 8.2
Table 8.3
Table 8.4
Table 8.5
Table 8.6
Table 8.7
Table 8.8
Table 8.9
Table 8.10
Table 8.11
Table 9.1
Table 9.2
Table 9.3
Table 9.4
Table 10.1
Table 10.2
Table 10.3
Table 10.4
Table 10.5
Table 13.1
Table 14.1
Table 15.1
Table 15.2
Table 15.3
Table 15.4
Table 16.1
Data
1.
She et
VCC = 2.73.6 V
Speed Option
S29GL064N
S29GL032N
90
90
VIO = 1.653.6 V
110
110
90
110
90
110
90
110
90
110
25
30
25
30
25
30
25
30
2. Block Diagram
DQ15DQ0 (A-1)
RY/BY#
VCC
Sector Switches
VSS
Erase Voltage
Generator
Input/Output
Buffers
RESET#
WE#
WP#/ACC
BYTE#
State
Control
Command
Register
PGM Voltage
Generator
Chip Enable
Output Enable
Logic
CE#
OE#
VCC Detector
Timer
Address Latch
STB
STB
Data
Latch
Y-Decoder
Y-Gating
X-Decoder
Cell Matrix
AMax**A0
Note
**AMAX GL064N = A21, GL032N = A20.
D at a
3.
S hee t
Connection Diagrams
Special Package Handling Instructions
Special handling is required for Flash Memory products in molded packages (TSOP and BGA). The package
and/or data integrity may be compromised if the package body is exposed to temperatures above 150C for
prolonged periods of time.
Figure 3.1 48-Pin Standard TSOP
S29GL064N, S29GL032N (Models 03, 04 only)
S29GL064N (Models 06, 07, V6, V7 only)
A15
A14
A13
A12
A11
A10
A9
A8
A19
A20
WE#
RESET#
A21
WP#/ACC
RY/BY#
A18
A17
A7
A6
A5
A4
A3
A2
A1
A15
A14
A13
A12
A11
A10
A9
A8
A21
A20
WE#
RESET#
ACC
WP#
A19
A18
A17
A7
A6
A5
A4
A3
A2
A1
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
A16
VIO
VSS
DQ15/A-1
DQ7
DQ14
DQ6
DQ13
DQ5
DQ12
DQ4
VCC
DQ11
DQ3
DQ10
DQ2
DQ9
DQ1
DQ8
DQ0
OE#
VSS
CE#
A0
A16
BYTE#
VSS
DQ15/A-1
DQ7
DQ14
DQ6
DQ13
DQ5
DQ12
DQ4
VCC
DQ11
DQ3
DQ10
DQ2
DQ9
DQ1
DQ8
DQ0
OE#
VSS
CE#
A0
NC on S29GL032N
NC on S29GL032N
10
NC
NC
A15
A14
A13
A12
A11
A10
A9
A8
A19
A20
WE#
RESET#
A21
WP#/ACC
RY/BY#
A18
A17
A7
A6
A5
A4
A3
A2
A1
NC
NC
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
S29GL064N, S29GL032N
(Models 01, 02, V1, V2 only)
56
55
54
53
52
51
50
49
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
32
31
30
29
NC
NC
A16
BYTE#
VSS
DQ15/A-1
DQ7
DQ14
DQ6
DQ13
DQ5
DQ12
DQ4
VCC
DQ11
DQ3
DQ10
DQ2
DQ9
DQ1
DQ8
DQ0
OE#
VSS
CE#
A0
NC
VIO
Data
She et
A8
B8
C8
D8
E8
F8
G8
H8
NC
NC
NC
VIO
VSS
NC
NC
NC
A7
B7
C7
D7
E7
F7
G7
H7
A13
A12
A14
A15
A16
BYTE#
DQ15/A-1
VSS
A6
B6
C6
D6
E6
F6
G6
H6
A9
A8
A10
A11
DQ7
DQ14
DQ13
DQ6
A5
B5
C5
D5
E5
F5
G5
H5
RESET#
A21
A19
DQ5
DQ12
VCC
DQ4
B4
C4
D4
E4
F4
G4
H4
A18
A20
DQ2
DQ10
DQ11
DQ3
WE#
A4
RY/BY# WP#/ACC
A3
B3
C3
D3
E3
F3
G3
H3
A7
A17
A6
A5
DQ0
DQ8
DQ9
DQ1
A2
B2
C2
D2
E2
F2
G2
H2
A3
A4
A2
A1
A0
CE#
OE#
VSS
A1
B1
C1
D1
E1
F1
G1
H1
NC
NC
NC
NC
NC
VIO
NC
NC
11
D at a
S hee t
A6
B6
C6
D6
E6
F6
G6
H6
A13
A12
A14
A15
A16
BYTE#
DQ15/A-1
VSS
A5
B5
C5
D5
E5
F5
G5
H5
A9
A8
A10
A11
DQ7
DQ14
DQ13
DQ6
A4
B4
C4
D4
E4
F4
G4
H4
DQ4
WE#
A3
RESET#
A21
A19
DQ5
DQ12
VCC
B3
C3
D3
E3
F3
G3
H3
A18
A20
DQ2
DQ10
DQ11
DQ3
RY/BY# WP#/ACC
A2
B2
C2
D2
E2
F2
G2
H2
A7
A17
A6
A5
DQ0
DQ8
DQ9
DQ1
A1
B1
C1
D1
E1
F1
G1
H1
OE#
VSS
A3
12
A4
A2
A1
A0
CE#
Data
4.
She et
Pin Descriptions
Pin
Description
A21A0
A20A0
DQ7DQ0
8 Data inputs/outputs
DQ14DQ0
15 Data inputs/outputs
DQ15/A-1
CE#
DQ15 (Data input/output, word mode), A-1 (LSB Address input, byte mode)
Chip Enable input
OE#
WE#
WP#/ACC
ACC
Acceleration input
WP#
RESET#
RY/BY#
Ready/Busy output
BYTE#
VCC
3.0 volt-only single power supply (see Product Selector Guide for speed options and
voltage supply tolerances)
VIO
VSS
Device Ground
NC
13
D at a
5.
S hee t
Logic Symbols
Figure 5.1 S29GL064N Logic Symbol
(Models 01, 02, V1, V2)
22
A21A0
CE#
A21A0
16 or 8
DQ15DQ0
(A-1)
CE#
OE#
OE#
WE#
WE#
WP#/ACC
WP#/ACC
RESET#
RESET#
VIO
BYTE#
RY/BY#
16 or 8
DQ15DQ0
(A-1)
RY/BY#
BYTE#
16
DQ15DQ0
CE#
OE#
WE#
WP#
ACC
RESET#
RY/BY#
VIO
A20A0
CE#
16 or 8
DQ15DQ0
(A-1)
A20A0
CE#
OE#
OE#
WE#
WE#
WP#/ACC
WP#/ACC
RESET#
RESET#
VIO
BYTE#
RY/BY#
16 or 8
DQ15DQ0
(A-1)
RY/BY#
BYTE#
14
Data
6.
She et
Ordering InformationS29GL032N
S29GL032N Standard Products
Standard products are available in several packages and operating ranges. The order number (Valid
Combination) is formed by a combination of the following:
S29GL032N
90
01
0
PACKING TYPE
0 = Tray
2 = 7-inch Tape and Reel
3 = 13-inch Tape and Reel
MODEL NUMBER
01 = x8/x16, VCC= VIO = 2.7 3.6 V, Uniform sector, WP#/ACC = VIL protects highest addressed sector
02 = x8/x16, VCC = VIO = 2.7 3.6 V, Uniform sector, WP#/ACC = VIL protects lowest addressed sector
03 = x8/x16, VCC = 2.7 3.6 V, Top boot sector, WP#/ACC = VIL protects top two addressed sectors
04 = x8/x16, VCC = 2.7 3.6 V, Bottom boot sector, WP#/ACC = VIL protects bottom two addressed sectors
V1 = x8/x16, VCC = 2.7 3.6 V, VIO = 1.65 - 3.6 V, Uniform sector, WP#/ACC = VIL protects highest addressed
sector
V2 = x8/x16, VCC = 2.7 3.6 V, VIO = 1.65 - 3.6 V, Uniform sector, WP#/ACC = VIL protects lowest addressed sector
TEMPERATURE RANGE
I = Industrial (40C to +85C)
PACKAGE MATERIAL SET
A = Standard (Note 4)
F = Pb-Free
PACKAGE TYPE
T = Thin Small Outline Package (TSOP) Standard Pinout
B = Fine-pitch Ball-Grid Array Package
F = Fortified Ball-Grid Array Package
SPEED OPTION
See Product Selector Guide and Valid Combinations (90 = 90 ns, 11 = 110 ns)
DEVICE NUMBER/DESCRIPTION
S29GL032N
32 Megabit Page-Mode Flash Memory
Manufactured using 110 nm MirrorBit Process Technology, 3.0 Volt-only Read, Program, and Erase
Speed
Option
Package, Material,
& Temperature Range
90
Model
Number
01, 02
TFI
11
TSOP
LAA064 (Note 3)
Fortified BGA
01, 02
FFI
11
V1, V2
TFI
90
TS056 (Note 2)
V1, V2
90
S29GL032N
Package Description
(Notes)
Packing
Type
BFI
03, 04
FFI
Notes
1. Type 0 is standard. Specify others as required: TSOPs can be packed in
Types 0 and 3; BGAs can be packed in Types 0, 2, or 3.
2. TSOP package marking omits packing type designator from ordering
part number.
0,2,3
(Note 1)
TS048 (Note 2)
TSOP
VBK048 (Note 3)
Fine-Pitch BGA
LAA064 (Note 3)
Fortified BGA
Valid Combinations
Valid Combinations list configurations planned to be supported in volume for this
device. Consult your local sales office to confirm availability of specific valid
combinations and to check on newly released combinations.
3. BGA package marking omits leading S29 and packing type designator
from ordering part number.
4. Contact local sales for availability for Leaded lead-frame parts.
15
D at a
7.
S hee t
Ordering InformationS29GL064N
S29GL064N Standard Products
Standard products are available in several packages and operating ranges. The order number (Valid
Combination) is formed by a combination of the following:
S29GL064N
90
02
2
PACKING TYPE
0 = Tray
2 = 7-inch Tape and Reel
3 = 13-inch Tape and Reel
MODEL NUMBER
01 = x8/x16, VCC = VIO = 2.7 3.6 V, Uniform sector, WP#/ACC = VIL protects highest addressed sector
02 = x8/x16, VCC = VIO = 2.7 3.6 V, Uniform sector, WP#/ACC = VIL protects lowest addressed sector
03 = x8/x16, VCC = 2.7 3.6 V, Top boot sector, WP#/ACC = VIL protects top two addressed sectors
04 = x8/x16, VCC = 2.7 3.6 V, Bottom boot sector, WP#/ACC = VIL protects bottom two addressed sectors
06 = x16, VCC = 2.7 3.6 V, Uniform sector, WP# = VIL protects highest addressed sector
07 = x16, VCC = 2.7 3.6 V, Uniform sector, WP# = VIL protects lowest addressed sector
V1 = x8/x16, VCC = 2.7 3.6 V, VIO = 1.65 - 3.6 V, Uniform sector, WP#/ACC = VIL protects highest addressed sector
V2 = x8/x16, VCC = 2.7 3.6 V, VIO = 1.65 - 3.6 V, Uniform sector, WP#/ACC = VIL protects lowest addressed sector
V6 = x16, VCC = 2.7 3.6 V, VIO = 1.65 - 3.6 V, Uniform sector, WP# = VIL protects highest addressed sector
V7 = x16, VCC = 2.7 3.6 V, VIO = 1.65 - 3.6 V, Uniform sector, WP# = VIL protects lowest addressed sector
TEMPERATURE RANGE
I = Industrial (40C to +85C)
PACKAGE MATERIAL SET
A = Standard (Note 4)
F = Pb-Free
PACKAGE TYPE
T = Thin Small Outline Package (TSOP) Standard Pinout
B = Fine-pitch Ball-Grid Array Package
F = Fortified Ball-Grid Array Package
SPEED OPTION
See Product Selector Guide and Valid Combinations (90 = 90 ns, 11 = 110 ns)
DEVICE NUMBER/DESCRIPTION
S29GL064N, 64 Megabit Page-Mode Flash Memory
Manufactured using 110 nm MirrorBit Process Technology, 3.0 Volt-only Read, Program, and Erase
Speed Option
90
Model Number
Packing
Type
Package Description
11
TS048 (Note 2)
TSOP
TS056 (Note 2)
TSOP
VBK048 (Note 3)
Fine-pitch BGA
LAA064 (Note 3)
Fortified BGA
V6, V7
TFI
S29GL064N
90
01, 02
11
V1, V2
90
BFI
0, 2, 3
(Note 1)
03, 04
90
11
V1, V2
Notes
1. Type 0 is standard. Specify others as required: TSOPs can be packed in Types 0 and 3; BGAs can be
packed in Types 0, 2, or 3.
2. TSOP package marking omits packing type designator from ordering part number.
3. BGA package marking omits leading S29 and packing type designator from ordering part number.
4. Contact local sales for availability for Leaded lead-frame parts.
Valid Combinations
Valid Combinations list configurations
planned to be supported in volume for this
device. Consult your local sales office to
confirm availability of specific valid
combinations and to check on newly
released combinations.
16
Data
She et
execute the command. The contents of the register serve as inputs to the internal state machine. The state
machine outputs dictate the function of the device. Table 8.1 lists the device bus operations, the inputs and
control levels they require, and the resulting output. The following subsections describe each of these
operations in further detail.
Table 8.1 Device Bus Operations
DQ8DQ15
CE#
OE#
WE#
RESET#
WP#
ACC
Addresses
DQ0
DQ7
Read
AIN
DOUT
DOUT
Write (Program/Erase)
(Note 1)
AIN
(Note 2)
(Note 2)
Accelerated Program
(Note 1)
VHH
AIN
(Note 2)
(Note 2)
Operation
BYTE#
= VIH
BYTE#
= VIL
DQ8DQ14
= High-Z,
DQ15 = A-1
VCC 0.3V
VCC 0.3V
High-Z
High-Z
High-Z
Output Disable
High-Z
High-Z
High-Z
Reset
High-Z
High-Z
High-Z
Standby
Legend
L = Logic Low = VIL
H = Logic High = VIH
VID = 11.512.5 V
VHH = 11.512.5 V
X = Dont Care
SA = Sector Address
AIN = Address In
DIN = Data In
DOUT = Data Out
Notes
1. If WP# = VIL, the first or last sector remains protected (for uniform sector devices), and the two outer boot sectors are protected (for boot sector devices). If WP#
= VIH, the first or last sector, or the two outer boot sectors are protected or unprotected as determined by the method described in Write Protect (WP#). All
sectors are unprotected when shipped from the factory (The Secured Silicon Sector may be factory protected depending on version ordered.)
2. DIN or DOUT as required by command sequence, data polling, or sector protect algorithm (see Figure 10.5 on page 56).
8.1
Word/Byte Configuration
The BYTE# pin controls whether the device data I/O pins operate in the byte or word configuration. If the
BYTE# pin is set at logic 1, the device is in word configuration, DQ0DQ15 are active and controlled by CE#
and OE#.
If the BYTE# pin is set at logic 0, the device is in byte configuration, and only data I/O pins DQ0DQ7 are
active and controlled by CE# and OE#. The data I/O pins DQ8DQ14 are tri-stated, and the DQ15 pin is used
as an input for the LSB (A-1) address function.
8.2
17
D at a
8.2.1
S hee t
8.3
8.3.1
Write Buffer
Write Buffer Programming allows the system write to a maximum of 16 words/32 bytes in one programming
operation. This results in faster effective programming time than the standard programming algorithms.
8.3.2
8.3.3
Autoselect Functions
If the system writes the autoselect command sequence, the device enters the autoselect mode. The system
can then read autoselect codes from the internal register (which is separate from the memory array) on DQ7
DQ0. Standard read cycle timings apply in this mode. Refer to Autoselect Mode on page 29 and Autoselect
Command Sequence on page 42 for more information.
18
Data
8.4
She et
Standby Mode
When the system is not reading or writing to the device, it can place the device in the standby mode. In this
mode, current consumption is greatly reduced, and the outputs are placed in the high impedance state,
independent of the OE# input.
The device enters the CMOS standby mode when the CE# and RESET# pins are both held at VIO 0.3 V.
(Note that this is a more restricted voltage range than VIH.) If CE# and RESET# are held at VIH, but not within
VIO 0.3 V, the device is in the standby mode, but the standby current is greater. The device requires
standard access time (tCE) for read access when the device is in either of these standby modes, before it is
ready to read data.
If the device is deselected during erasure or programming, the device draws active current until the operation
is completed.
Refer to the DC Characteristics on page 62 for the standby current specification.
8.5
8.6
8.7
19
D at a
S hee t
Table 8.2 S29GL032N (Models 01, 02, V1, V2) Sector Addresses
Sector
A20-A15
Sector
Size
(KB/
Kwords)
SA0
000000
64/32
000000h00FFFFh
000000h007FFFh
SA32
100000
64/32
200000h20FFFFh
100000h107FFFh
SA1
000001
64/32
010000h01FFFFh
008000h00FFFFh
SA33
100001
64/32
210000h21FFFFh
108000h10FFFFh
Sector
Size
(KB/
Sector A20-A15 Kwords)
20
8-bit
Address
Range
16-bit
Address
Range
8-bit
Address
Range
16-bit
Address
Range
SA2
000010
64/32
020000h02FFFFh
010000h017FFFh
SA34
100010
64/32
220000h22FFFFh
110000h117FFFh
SA3
000011
64/32
030000h03FFFFh
018000h01FFFFh
SA35
100011
64/32
230000h23FFFFh
118000h11FFFFh
SA4
000100
64/32
040000h04FFFFh
020000h027FFFh
SA36
100100
64/32
240000h24FFFFh
120000h127FFFh
SA5
000101
64/32
050000h05FFFFh
028000h02FFFFh
SA37
100101
64/32
250000h25FFFFh
128000h12FFFFh
SA6
000110
64/32
060000h06FFFFh
030000h037FFFh
SA38
100110
64/32
260000h26FFFFh
130000h137FFFh
SA7
000111
64/32
070000h07FFFFh
038000h03FFFFh
SA39
100111
64/32
270000h27FFFFh
138000h13FFFFh
SA8
001000
64/32
080000h08FFFFh
040000h047FFFh
SA40
101000
64/32
280000h28FFFFh
140000h147FFFh
SA9
001001
64/32
090000h09FFFFh
048000h04FFFFh
SA41
101001
64/32
290000h29FFFFh
148000h14FFFFh
SA10
001010
64/32
0A0000h0AFFFFh
050000h057FFFh
SA42
101010
64/32
2A0000h2AFFFFh
150000h157FFFh
SA11
001011
64/32
0B0000h0BFFFFh
058000h05FFFFh
SA43
101011
64/32
2B0000h2BFFFFh
158000h15FFFFh
SA12
001100
64/32
0C0000h0CFFFFh
060000h067FFFh
SA44
101100
64/32
2C0000h2CFFFFh
160000h167FFFh
SA13
001101
64/32
0D0000h0DFFFFh
068000h06FFFFh
SA45
101101
64/32
2D0000h2DFFFFh
168000h16FFFFh
SA14
001110
64/32
0E0000h0EFFFFh
070000h077FFFh
SA46
101110
64/32
2E0000h2EFFFFh
170000h177FFFh
SA15
001111
64/32
0F0000h0FFFFFh
078000h07FFFFh
SA47
101111
64/32
2F0000h2FFFFFh
178000h17FFFFh
SA16
010000
64/32
100000h10FFFFh
080000h087FFFh
SA48
110000
64/32
300000h30FFFFh
180000h187FFFh
SA17
010001
64/32
110000h11FFFFh
088000h08FFFFh
SA49
110001
64/32
310000h31FFFFh
188000h18FFFFh
SA18
010010
64/32
120000h12FFFFh
090000h097FFFh
SA50
110010
64/32
320000h32FFFFh
190000h197FFFh
SA19
010011
64/32
130000h13FFFFh
098000h09FFFFh
SA51
110011
64/32
330000h33FFFFh
198000h19FFFFh
SA20
010100
64/32
140000h14FFFFh
0A0000h0A7FFFh
SA52
110100
64/32
340000h34FFFFh
1A0000h1A7FFFh
SA21
010101
64/32
150000h15FFFFh
0A8000h0AFFFFh
SA53
110101
64/32
350000h35FFFFh
1A8000h1AFFFFh
SA22
010110
64/32
160000h16FFFFh
0B0000h0B7FFFh
SA54
110110
64/32
360000h36FFFFh
1B0000h1B7FFFh
SA23
010111
64/32
170000h17FFFFh
0B8000h0BFFFFh
SA55
110111
64/32
370000h37FFFFh
1B8000h1BFFFFh
SA24
011000
64/32
180000h18FFFFh
0C0000h0C7FFFh
SA56
111000
64/32
380000h38FFFFh
1C0000h1C7FFFh
SA25
011001
64/32
190000h19FFFFh
0C8000h0CFFFFh
SA57
111001
64/32
390000h39FFFFh
1C8000h1CFFFFh
SA26
011010
64/32
1A0000h1AFFFFh
0D0000h0D7FFFh
SA58
111010
64/32
3A0000h3AFFFFh
1D0000h1D7FFFh
SA27
011011
64/32
1B0000h1BFFFFh
0D8000h0DFFFFh
SA59
111011
64/32
3B0000h3BFFFFh
1D8000h1DFFFFh
SA28
011100
64/32
1C0000h1CFFFFh
0E0000h0E7FFFh
SA60
111100
64/32
3C0000h3CFFFFh
1E0000h1E7FFFh
SA29
011101
64/32
1D0000h1DFFFFh
0E8000h0EFFFFh
SA61
111101
64/32
3D0000h3DFFFFh
1E8000h1EFFFFh
SA30
011110
64/32
1E0000h1EFFFFh
0F0000h0F7FFFh
SA62
111110
64/32
3E0000h3EFFFFh
1F0000h1F7FFFh
SA31
011111
64/32
1F0000h1FFFFFh
0F8000h0FFFFFh
SA63
111111
64/32
3F0000h3FFFFFh
1F8000h1FFFFFh
Data
She et
Sector
A20A12
Sector
Size
(KB/
Kwords)
Sector
A20A12
SA0
000000xxx
64/32
000000h00FFFFh
00000h07FFFh
SA36
100100xxx
64/32
240000h24FFFFh
120000h127FFFh
SA1
000001xxx
64/32
010000h01FFFFh
08000h0FFFFh
SA37
100101xxx
64/32
250000h25FFFFh
128000h12FFFFh
8-bit
Address
Range
16-bit
Address
Range
8-bit
Address
Range
16-bit
Address
Range
SA2
000010xxx
64/32
020000h02FFFFh
10000h17FFFh
SA38
100110xxx
64/32
260000h26FFFFh
130000h137FFFh
SA3
000011xxx
64/32
030000h03FFFFh
18000h1FFFFh
SA39
100111xxx
64/32
270000h27FFFFh
138000h13FFFFh
SA4
000100xxx
64/32
040000h04FFFFh
20000h27FFFh
SA40
101000xxx
64/32
280000h28FFFFh
140000h147FFFh
SA5
000101xxx
64/32
050000h05FFFFh
28000h2FFFFh
SA41
101001xxx
64/32
290000h29FFFFh
148000h14FFFFh
SA6
000110xxx
64/32
060000h06FFFFh
30000h37FFFh
SA42
101010xxx
64/32
2A0000h2AFFFFh
150000h157FFFh
SA7
000111xxx
64/32
070000h07FFFFh
38000h3FFFFh
SA43
101011xxx
64/32
2B0000h2BFFFFh
158000h15FFFFh
SA8
001000xxx
64/32
080000h08FFFFh
40000h47FFFh
SA44
101100xxx
64/32
2C0000h2CFFFFh
160000h167FFFh
SA9
001001xxx
64/32
090000h09FFFFh
48000h4FFFFh
SA45
101101xxx
64/32
2D0000h2DFFFFh
168000h16FFFFh
SA10
001010xxx
64/32
0A0000h0AFFFFh
50000h57FFFh
SA46
101110xxx
64/32
2E0000h2EFFFFh
170000h177FFFh
SA11
001011xxx
64/32
0B0000h0BFFFFh
58000h5FFFFh
SA47
101111xxx
64/32
2F0000h2FFFFFh
178000h17FFFFh
SA12
001100xxx
64/32
0C0000h0CFFFFh
60000h67FFFh
SA48
110000xxx
64/32
300000h30FFFFh
180000h187FFFh
SA13
001101xxx
64/32
0D0000h0DFFFFh
68000h6FFFFh
SA49
110001xxx
64/32
310000h31FFFFh
188000h18FFFFh
SA14
001110xxx
64/32
0E0000h0EFFFFh
70000h77FFFh
SA50
110010xxx
64/32
320000h32FFFFh
190000h197FFFh
SA15
001111xxx
64/32
0F0000h0FFFFFh
78000h7FFFFh
SA51
110011xxx
64/32
330000h33FFFFh
198000h19FFFFh
SA16
010000xxx
64/32
100000h10FFFFh
80000h87FFFh
SA52
100100xxx
64/32
340000h34FFFFh
1A0000h1A7FFFh
SA17
010001xxx
64/32
110000h11FFFFh
88000h8FFFFh
SA53
110101xxx
64/32
350000h35FFFFh
1A8000h1AFFFFh
SA18
010010xxx
64/32
120000h12FFFFh
90000h97FFFh
SA54
110110xxx
64/32
360000h36FFFFh
1B0000h1B7FFFh
SA19
010011xxx
64/32
130000h13FFFFh
98000h9FFFFh
SA55
110111xxx
64/32
370000h37FFFFh
1B8000h1BFFFFh
SA20
010100xxx
64/32
140000h14FFFFh
A0000hA7FFFh
SA56
111000xxx
64/32
380000h38FFFFh
1C0000h1C7FFFh
SA21
010101xxx
64/32
150000h15FFFFh
A8000hAFFFFh
SA57
111001xxx
64/32
390000h39FFFFh
1C8000h1CFFFFh
SA22
010110xxx
64/32
160000h16FFFFh
B0000hB7FFFh
SA58
111010xxx
64/32
3A0000h3AFFFFh
1D0000h1D7FFFh
SA23
010111xxx
64/32
170000h17FFFFh
B8000hBFFFFh
SA59
111011xxx
64/32
3B0000h3BFFFFh
1D8000h1DFFFFh
SA24
011000xxx
64/32
180000h18FFFFh
C0000hC7FFFh
SA60
111100xxx
64/32
3C0000h3CFFFFh
1E0000h1E7FFFh
SA25
011001xxx
64/32
190000h19FFFFh
C8000hCFFFFh
SA61
111101xxx
64/32
3D0000h3DFFFFh
1E8000h1EFFFFh
SA26
011010xxx
64/32
1A0000h1AFFFFh
D0000hD7FFFh
SA62
111110xxx
64/32
3E0000h3EFFFFh
1F0000h1F7FFFh
SA27
011011xxx
64/32
1B0000h1BFFFFh
D8000hDFFFFh
SA63
111111000
8/4
3F0000h3F1FFFh
1F8000h1F8FFFh
SA28
011100xxx
64/32
1C0000h1CFFFFh
E0000hE7FFFh
SA64
111111001
8/4
3F2000h3F3FFFh
1F9000h1F9FFFh
SA29
011101xxx
64/32
1D0000h1DFFFFh
E8000hEFFFFh
SA65
111111010
8/4
3F4000h3F5FFFh
1FA000h1FAFFFh
SA30
011110xxx
64/32
1E0000h1EFFFFh
F0000hF7FFFh
SA66
111111011
8/4
3F6000h3F7FFFh
1FB000h1FBFFFh
SA31
011111xxx
64/32
1F0000h1FFFFFh
F8000hFFFFFh
SA67
111111100
8/4
3F8000h3F9FFFh
1FC000h1FCFFFh
SA32
100000xxx
64/32
200000h20FFFFh
100000h107FFFh
SA68
111111101
8/4
3FA000h3FBFFFh
1FD000h1FDFFFh
SA33
100001xxx
64/32
210000h21FFFFh
108000h10FFFFh
SA69
111111110
8/4
3FC000h3FDFFFh
1FE000h1FEFFFh
SA34
100010xxx
64/32
220000h22FFFFh
110000h117FFFh
SA70
111111111
8/4
3FE000h3FFFFFh
1FF000h1FFFFFh
SA35
100011xxx
64/32
230000h23FFFFh
118000h11FFFFh
21
D at a
S hee t
Sector
A20A12
Sector
Size
(KB/
Kwords)
Sector
A20A12
SA0
000000000
8/4
000000h001FFFh
00000h00FFFh
SA35
011100xxx
64/32
1C0000h1CFFFFh
E0000hE7FFFh
SA1
000000001
8/4
002000h003FFFh
01000h01FFFh
SA36
011101xxx
64/32
1D0000h1DFFFFh
E8000hEFFFFh
SA2
000000010
8/4
004000h005FFFh
02000h02FFFh
SA37
011110xxx
64/32
1E0000h1EFFFFh
F0000hF7FFFh
SA3
000000011
8/4
006000h007FFFh
03000h03FFFh
SA38
011111xxx
64/32
1F0000h1FFFFFh
F8000hFFFFFh
SA4
000000100
8/4
008000h009FFFh
04000h04FFFh
SA39
100000xxx
64/32
200000h20FFFFh
100000h107FFFh
SA5
000000101
8/4
00A000h00BFFFh
05000h05FFFh
SA40
100001xxx
64/32
210000h21FFFFh
108000h10FFFFh
SA6
000000110
8/4
00C000h00DFFFh
06000h06FFFh
SA41
100010xxx
64/32
220000h22FFFFh
110000h117FFFh
SA7
000000111
8/4
00E000h00FFFFh
07000h07FFFh
SA42
100011xxx
64/32
230000h23FFFFh
118000h11FFFFh
SA8
000001xxx
64/32
010000h01FFFFh
08000h0FFFFh
SA43
100100xxx
64/32
240000h24FFFFh
120000h127FFFh
SA9
000010xxx
64/32
020000h02FFFFh
10000h17FFFh
SA44
100101xxx
64/32
250000h25FFFFh
128000h12FFFFh
SA10
000011xxx
64/32
030000h03FFFFh
18000h1FFFFh
SA45
100110xxx
64/32
260000h26FFFFh
130000h137FFFh
SA11
000100xxx
64/32
040000h04FFFFh
20000h27FFFh
SA46
100111xxx
64/32
270000h27FFFFh
138000h13FFFFh
SA12
000101xxx
64/32
050000h05FFFFh
28000h2FFFFh
SA47
101000xxx
64/32
280000h28FFFFh
140000h147FFFh
SA13
000110xxx
64/32
060000h06FFFFh
30000h37FFFh
SA48
101001xxx
64/32
290000h29FFFFh
148000h14FFFFh
8-bit
Address
Range
16-bit
Address
Range
8-bit
Address
Range
16-bit
Address
Range
SA14
000111xxx
64/32
070000h07FFFFh
38000h3FFFFh
SA49
101010xxx
64/32
2A0000h2AFFFFh
150000h157FFFh
SA15
001000xxx
64/32
080000h08FFFFh
40000h47FFFh
SA50
101011xxx
64/32
2B0000h2BFFFFh
158000h15FFFFh
SA16
001001xxx
64/32
090000h09FFFFh
48000h4FFFFh
SA51
101100xxx
64/32
2C0000h2CFFFFh
160000h167FFFh
SA17
001010xxx
64/32
0A0000h0AFFFFh
50000h57FFFh
SA52
101101xxx
64/32
2D0000h2DFFFFh
168000h16FFFFh
SA18
001011xxx
64/32
0B0000h0BFFFFh
58000h5FFFFh
SA53
101110xxx
64/32
2E0000h2EFFFFh
170000h177FFFh
SA19
001100xxx
64/32
0C0000h0CFFFFh
60000h67FFFh
SA54
101111xxx
64/32
2F0000h2FFFFFh
178000h17FFFFh
SA20
001101xxx
64/32
0D0000h0DFFFFh
68000h6FFFFh
SA55
110000xxx
64/32
300000h30FFFFh
180000h187FFFh
SA21
001110xxx
64/32
0E0000h0EFFFFh
70000h77FFFh
SA56
110001xxx
64/32
310000h31FFFFh
188000h18FFFFh
SA22
001111xxx
64/32
0F0000h0FFFFFh
78000h7FFFFh
SA57
110010xxx
64/32
320000h32FFFFh
190000h197FFFh
SA23
010000xxx
64/32
100000h10FFFFh
80000h87FFFh
SA58
110011xxx
64/32
330000h33FFFFh
198000h19FFFFh
SA24
010001xxx
64/32
110000h11FFFFh
88000h8FFFFh
SA59
110100xxx
64/32
340000h34FFFFh
1A0000h1A7FFFh
SA25
010010xxx
64/32
120000h12FFFFh
90000h97FFFh
SA60
110101xxx
64/32
350000h35FFFFh
1A8000h1AFFFFh
SA26
010011xxx
64/32
130000h13FFFFh
98000h9FFFFh
SA61
110110xxx
64/32
360000h36FFFFh
1B0000h1B7FFFh
SA27
010100xxx
64/32
140000h14FFFFh
A0000hA7FFFh
SA62
110111xxx
64/32
370000h37FFFFh
1B8000h1BFFFFh
SA28
010101xxx
64/32
150000h15FFFFh
A8000hAFFFFh
SA63
111000xxx
64/32
380000h38FFFFh
1C0000h1C7FFFh
SA29
010110xxx
64/32
160000h16FFFFh
B0000hB7FFFh
SA64
111001xxx
64/32
390000h39FFFFh
1C8000h1CFFFFh
SA30
010111xxx
64/32
170000h17FFFFh
B8000hBFFFFh
SA65
111010xxx
64/32
3A0000h3AFFFFh
1D0000h1D7FFFh
SA31
011000xxx
64/32
180000h18FFFFh
C0000hC7FFFh
SA66
111011xxx
64/32
3B0000h3BFFFFh
1D8000h1DFFFFh
SA32
011001xxx
64/32
190000h19FFFFh
C8000hCFFFFh
SA67
111100xxx
64/32
3C0000h3CFFFFh
1E0000h1E7FFFh
SA33
011010xxx
64/32
1A0000h1AFFFFh
D0000hD7FFFh
SA68
111101xxx
64/32
3D0000h3DFFFFh
1E8000h1EFFFFh
SA34
011011xxx
64/32
1B0000h1BFFFFh
D8000hDFFFFh
22
SA69
111110xxx
64/32
3E0000h3EFFFFh
1F0000h1F7FFFh
SA70
111111xxx
64/32
3F0000h3FFFFFh
1F8000h1FFFFFh
Data
She et
Table 8.5 S29GL064N (Models 01, 02, V1, V2) Sector Addresses (Sheet 1 of 2)
Sector
Size
(KB/
Kwords)
Sector
A21A15
Sector
Size
(KB/
Kwords)
SA0
0000000
64/32
000000h00FFFFh
000000h007FFFh
SA64
1000000
64/32
400000h40FFFFh
200000h207FFFh
SA1
0000001
64/32
010000h01FFFFh
008000h00FFFFh
SA65
1000001
64/32
410000h41FFFFh
208000h20FFFFh
8-bit
Address
Range
16-bit
Address
Range
Sector
A21A15
8-bit
Address
Range
16-bit
Address
Range
SA2
0000010
64/32
020000h02FFFFh
010000h017FFFh
SA66
1000010
64/32
420000h42FFFFh
210000h217FFFh
SA3
0000011
64/32
030000h03FFFFh
018000h01FFFFh
SA67
1000011
64/32
430000h43FFFFh
218000h21FFFFh
SA4
0000100
64/32
040000h04FFFFh
020000h027FFFh
SA68
1000100
64/32
440000h44FFFFh
220000h227FFFh
SA5
0000101
64/32
050000h05FFFFh
028000h02FFFFh
SA69
1000101
64/32
450000h45FFFFh
228000h22FFFFh
SA6
0000110
64/32
060000h06FFFFh
030000h037FFFh
SA70
1000110
64/32
460000h46FFFFh
230000h237FFFh
SA7
0000111
64/32
070000h07FFFFh
038000h03FFFFh
SA71
1000111
64/32
470000h47FFFFh
238000h23FFFFh
SA8
0001000
64/32
080000h08FFFFh
040000h047FFFh
SA72
1001000
64/32
480000h48FFFFh
240000h247FFFh
SA9
0001001
64/32
090000h09FFFFh
048000h04FFFFh
SA73
1001001
64/32
490000h49FFFFh
248000h24FFFFh
SA10
0001010
64/32
0A0000h0AFFFFh
050000h057FFFh
SA74
1001010
64/32
4A0000h4AFFFFh
250000h257FFFh
SA11
0001011
64/32
0B0000h0BFFFFh
058000h05FFFFh
SA75
1001011
64/32
4B0000h4BFFFFh
258000h25FFFFh
SA12
0001100
64/32
0C0000h0CFFFFh
060000h067FFFh
SA76
1001100
64/32
4C0000h4CFFFFh
260000h267FFFh
SA13
0001101
64/32
0D0000h0DFFFFh
068000h06FFFFh
SA77
1001101
64/32
4D0000h4DFFFFh
268000h26FFFFh
SA14
0001110
64/32
0E0000h0EFFFFh
070000h077FFFh
SA78
1001110
64/32
4E0000h4EFFFFh
270000h277FFFh
SA15
0001111
64/32
0F0000h0FFFFFh
078000h07FFFFh
SA79
1001111
64/32
4F0000h4FFFFFh
278000h27FFFFh
SA16
0010000
64/32
100000h10FFFFh
080000h087FFFh
SA80
1010000
64/32
500000h50FFFFh
280000h287FFFh
SA17
0010001
64/32
110000h11FFFFh
088000h08FFFFh
SA81
1010001
64/32
510000h51FFFFh
288000h28FFFFh
SA18
0010010
64/32
120000h12FFFFh
090000h097FFFh
SA82
1010010
64/32
520000h52FFFFh
290000h297FFFh
SA19
0010011
64/32
130000h13FFFFh
098000h09FFFFh
SA83
1010011
64/32
530000h53FFFFh
298000h29FFFFh
SA20
0010100
64/32
140000h14FFFFh
0A0000h0A7FFFh
SA84
1010100
64/32
540000h54FFFFh
2A0000h2A7FFFh
SA21
0010101
64/32
150000h15FFFFh
0A8000h0AFFFFh
SA85
1010101
64/32
550000h55FFFFh
2A8000h2AFFFFh
SA22
0010110
64/32
160000h16FFFFh
0B0000h0B7FFFh
SA86
1010110
64/32
560000h56FFFFh
2B0000h2B7FFFh
SA23
0010111
64/32
170000h17FFFFh
0B8000h0BFFFFh
SA87
1010111
64/32
570000h57FFFFh
2B8000h2BFFFFh
SA24
0011000
64/32
180000h18FFFFh
0C0000h0C7FFFh
SA88
1011000
64/32
580000h58FFFFh
2C0000h2C7FFFh
SA25
0011001
64/32
190000h19FFFFh
0C8000h0CFFFFh
SA89
1011001
64/32
590000h59FFFFh
2C8000h2CFFFFh
SA26
0011010
64/32
1A0000h1AFFFFh
0D0000h0D7FFFh
SA90
1011010
64/32
5A0000h5AFFFFh
2D0000h2D7FFFh
SA27
0011011
64/32
1B0000h1BFFFFh
0D8000h0DFFFFh
SA91
1011011
64/32
5B0000h5BFFFFh
2D8000h2DFFFFh
SA28
0011100
64/32
1C0000h1CFFFFh
0E0000h0E7FFFh
SA92
1011100
64/32
5C0000h5CFFFFh
2E0000h2E7FFFh
SA29
0011101
64/32
1D0000h1DFFFFh
0E8000h0EFFFFh
SA93
1011101
64/32
5D0000h5DFFFFh
2E8000h2EFFFFh
SA30
0011110
64/32
1E0000h1EFFFFh
0F0000h0F7FFFh
SA94
1011110
64/32
5E0000h5EFFFFh
2F0000h2F7FFFh
SA31
0011111
64/32
1F0000h1FFFFFh
0F8000h0FFFFFh
SA95
1011111
64/32
5F0000h5FFFFFh
2F8000h2FFFFFh
SA32
0100000
64/32
200000h20FFFFh
100000h107FFFh
SA96
1100000
64/32
600000h60FFFFh
300000h307FFFh
SA33
0100001
64/32
210000h21FFFFh
108000h10FFFFh
SA97
1100001
64/32
610000h61FFFFh
308000h30FFFFh
SA34
0100010
64/32
220000h22FFFFh
110000h117FFFh
SA98
1100010
64/32
620000h62FFFFh
310000h317FFFh
SA35
0100011
64/32
230000h23FFFFh
118000h11FFFFh
SA99
1100011
64/32
630000h63FFFFh
318000h31FFFFh
SA36
0100100
64/32
240000h24FFFFh
120000h127FFFh
SA100
1100100
64/32
640000h64FFFFh
320000h327FFFh
SA37
0100101
64/32
250000h25FFFFh
128000h12FFFFh
SA101
1100101
64/32
650000h65FFFFh
328000h32FFFFh
SA38
0100110
64/32
260000h26FFFFh
130000h137FFFh
SA102
1100110
64/32
660000h66FFFFh
330000h337FFFh
SA39
0100111
64/32
270000h27FFFFh
138000h13FFFFh
SA103
1100111
64/32
670000h67FFFFh
338000h33FFFFh
SA40
0101000
64/32
280000h28FFFFh
140000h147FFFh
SA104
1101000
64/32
680000h68FFFFh
340000h347FFFh
SA41
0101001
64/32
290000h29FFFFh
148000h14FFFFh
SA105
1101001
64/32
690000h69FFFFh
348000h34FFFFh
SA42
0101010
64/32
2A0000h2AFFFFh
150000h157FFFh
SA106
1101010
64/32
6A0000h6AFFFFh
350000h357FFFh
SA43
0101011
64/32
2B0000h2BFFFFh
158000h15FFFFh
SA107
1101011
64/32
6B0000h6BFFFFh
358000h35FFFFh
SA44
0101100
64/32
2C0000h2CFFFFh
160000h167FFFh
SA108
1101100
64/32
6C0000h6CFFFFh
360000h367FFFh
SA45
0101101
64/32
2D0000h2DFFFFh
168000h16FFFFh
SA109
1101101
64/32
6D0000h6DFFFFh
368000h36FFFFh
23
D at a
S hee t
Table 8.5 S29GL064N (Models 01, 02, V1, V2) Sector Addresses (Sheet 2 of 2)
Sector
A21A15
Sector
Size
(KB/
Kwords)
Sector
A21A15
Sector
Size
(KB/
Kwords)
SA46
0101110
64/32
2E0000h2EFFFFh
170000h177FFFh
SA110
1101110
64/32
6E0000h6EFFFFh
370000h377FFFh
SA47
0101111
64/32
2F0000h2FFFFFh
178000h17FFFFh
SA111
1101111
64/32
6F0000h6FFFFFh
378000h37FFFFh
SA48
0110000
64/32
300000h30FFFFh
180000h187FFFh
SA112
1110000
64/32
700000h70FFFFh
380000h387FFFh
SA49
0110001
64/32
310000h31FFFFh
188000h18FFFFh
SA113
1110001
64/32
710000h71FFFFh
388000h38FFFFh
SA50
0110010
64/32
320000h32FFFFh
190000h197FFFh
SA114
1110010
64/32
720000h72FFFFh
390000h397FFFh
SA51
0110011
64/32
330000h33FFFFh
198000h19FFFFh
SA115
1110011
64/32
730000h73FFFFh
398000h39FFFFh
SA52
0110100
64/32
340000h34FFFFh
1A0000h1A7FFFh
SA116
1110100
64/32
740000h74FFFFh
3A0000h3A7FFFh
SA53
0110101
64/32
350000h35FFFFh
1A8000h1AFFFFh
SA117
1110101
64/32
750000h75FFFFh
3A8000h3AFFFFh
SA54
0110110
64/32
360000h36FFFFh
1B0000h1B7FFFh
SA118
1110110
64/32
760000h76FFFFh
3B0000h3B7FFFh
SA55
0110111
64/32
370000h37FFFFh
1B8000h1BFFFFh
SA119
1110111
64/32
770000h77FFFFh
3B8000h3BFFFFh
SA56
0111000
64/32
380000h38FFFFh
1C0000h1C7FFFh
SA120
1111000
64/32
780000h78FFFFh
3C0000h3C7FFFh
SA57
0111001
64/32
390000h39FFFFh
1C8000h1CFFFFh
SA121
1111001
64/32
790000h79FFFFh
3C8000h3CFFFFh
SA58
0111010
64/32
3A0000h3AFFFFh
1D0000h1D7FFFh
SA122
1111010
64/32
7A0000h7AFFFFh
3D0000h3D7FFFh
SA59
0111011
64/32
3B0000h3BFFFFh
1D8000h1DFFFFh
SA123
1111011
64/32
7B0000h7BFFFFh
3D8000h3DFFFFh
SA60
0111100
64/32
3C0000h3CFFFFh
1E0000h1E7FFFh
SA124
1111100
64/32
7C0000h7CFFFFh
3E0000h3E7FFFh
SA61
0111101
64/32
3D0000h3DFFFFh
1E8000h1EFFFFh
SA125
1111101
64/32
7D0000h7DFFFFh
3E8000h3EFFFFh
8-bit
Address
Range
16-bit
Address
Range
8-bit
Address
Range
16-bit
Address
Range
SA62
0111110
64/32
3E0000h3EFFFFh
1F0000h1F7FFFh
SA126
1111110
64/32
7E0000h7EFFFFh
3F0000h3F7FFFh
SA63
0111111
64/32
3F0000h3FFFFFh
1F8000h1FFFFFh
SA127
1111111
64/32
7F0000h7FFFFFh
3F8000h3FFFFFh
Table 8.6 S29GL064N (Model 03) Top Boot Sector Addresses (Sheet 1 of 2)
Sector
Size
(KB/
Kwords)
Sector
A21A12
Sector
Size
(KB/
Kwords)
Sector
A21A12
SA0
0000000xxx
64/32
000000h00FFFFh
000000h007FFFh
SA68
1000100xxx
64/32
440000h44FFFFh
220000h227FFFh
SA1
0000001xxx
64/32
010000h01FFFFh
008000h00FFFFh
SA69
1000101xxx
64/32
450000h45FFFFh
228000h22FFFFh
SA2
0000010xxx
64/32
020000h02FFFFh
010000h017FFFh
SA70
1000110xxx
64/32
460000h46FFFFh
230000h237FFFh
SA3
0000011xxx
64/32
030000h03FFFFh
018000h01FFFFh
SA71
1000111xxx
64/32
470000h47FFFFh
238000h23FFFFh
SA4
0000100xxx
64/32
040000h04FFFFh
020000h027FFFh
SA72
1001000xxx
64/32
480000h48FFFFh
240000h247FFFh
SA5
0000101xxx
64/32
050000h05FFFFh
028000h02FFFFh
SA73
1001001xxx
64/32
490000h49FFFFh
248000h24FFFFh
SA6
0000110xxx
64/32
060000h06FFFFh
030000h037FFFh
SA74
1001010xxx
64/32
4A0000h4AFFFFh
250000h257FFFh
SA7
0000111xxx
64/32
070000h07FFFFh
038000h03FFFFh
SA75
1001011xxx
64/32
4B0000h4BFFFFh
258000h25FFFFh
SA8
0001000xxx
64/32
080000h08FFFFh
040000h047FFFh
SA76
1001100xxx
64/32
4C0000h4CFFFFh
260000h267FFFh
SA9
0001001xxx
64/32
090000h09FFFFh
048000h04FFFFh
SA77
1001101xxx
64/32
4D0000h4DFFFFh
268000h26FFFFh
SA10
0001010xxx
64/32
0A0000h0AFFFFh
050000h057FFFh
SA78
1001110xxx
64/32
4E0000h4EFFFFh
270000h277FFFh
SA11
0001011xxx
64/32
0B0000h0BFFFFh
058000h05FFFFh
SA79
1001111xxx
64/32
4F0000h4FFFFFh
278000h27FFFFh
SA12
0001100xxx
64/32
0C0000h0CFFFFh
060000h067FFFh
SA80
1010000xxx
64/32
500000h50FFFFh
280000h287FFFh
SA13
0001101xxx
64/32
0D0000h0DFFFFh
068000h06FFFFh
SA81
1010001xxx
64/32
510000h51FFFFh
288000h28FFFFh
SA14
0001110xxx
64/32
0E0000h0EFFFFh
070000h077FFFh
SA82
1010010xxx
64/32
520000h52FFFFh
290000h297FFFh
SA15
0001111xxx
64/32
0F0000h0FFFFFh
078000h07FFFFh
SA83
1010011xxx
64/32
530000h53FFFFh
298000h29FFFFh
SA16
0010000xxx
64/32
100000h10FFFFh
080000h087FFFh
SA84
1010100xxx
64/32
540000h54FFFFh
2A0000h2A7FFFh
SA17
0010001xxx
64/32
110000h11FFFFh
088000h08FFFFh
SA85
1010101xxx
64/32
550000h55FFFFh
2A8000h2AFFFFh
SA18
0010010xxx
64/32
120000h12FFFFh
090000h097FFFh
SA86
1010110xxx
64/32
560000h56FFFFh
2B0000h2B7FFFh
SA19
0010011xxx
64/32
130000h13FFFFh
098000h09FFFFh
SA87
1010111xxx
64/32
570000h57FFFFh
2B8000h2BFFFFh
SA20
0010100xxx
64/32
140000h14FFFFh
0A0000h0A7FFFh
SA88
1011000xxx
64/32
580000h58FFFFh
2C0000h2C7FFFh
SA21
0010101xxx
64/32
150000h15FFFFh
0A8000h0AFFFFh
SA89
1011001xxx
64/32
590000h59FFFFh
2C8000h2CFFFFh
SA22
0010110xxx
64/32
160000h16FFFFh
0B0000h0B7FFFh
SA90
1011010xxx
64/32
5A0000h5AFFFFh
2D0000h2D7FFFh
24
8-bit
Address
Range
16-bit
Address
Range
8-bit
Address
Range
16-bit
Address
Range
Data
She et
Table 8.6 S29GL064N (Model 03) Top Boot Sector Addresses (Sheet 2 of 2)
Sector
A21A12
Sector
Size
(KB/
Kwords)
Sector
A21A12
Sector
Size
(KB/
Kwords)
SA23
0010111xxx
64/32
170000h17FFFFh
0B8000h0BFFFFh
SA91
1011011xxx
64/32
5B0000h5BFFFFh
2D8000h2DFFFFh
SA24
0011000xxx
64/32
180000h18FFFFh
0C0000h0C7FFFh
SA92
1011100xxx
64/32
5C0000h5CFFFFh
2E0000h2E7FFFh
SA25
0011001xxx
64/32
190000h19FFFFh
0C8000h0CFFFFh
SA93
1011101xxx
64/32
5D0000h5DFFFFh
2E8000h2EFFFFh
SA26
0011010xxx
64/32
1A0000h1AFFFFh
0D0000h0D7FFFh
SA94
1011110xxx
64/32
5E0000h5EFFFFh
2F0000h2F7FFFh
SA27
0011011xxx
64/32
1B0000h1BFFFFh
0D8000h0DFFFFh
SA95
1011111xxx
64/32
5F0000h5FFFFFh
2F8000h2FFFFFh
SA28
0011100xxx
64/32
1C0000h1CFFFFh
0E0000h0E7FFFh
SA96
1100000xxx
64/32
600000h60FFFFh
300000h307FFFh
SA29
0011101xxx
64/32
1D0000h1DFFFFh
0E8000h0EFFFFh
SA97
1100001xxx
64/32
610000h61FFFFh
308000h30FFFFh
SA30
0011110xxx
64/32
1E0000h1EFFFFh
0F0000h0F7FFFh
SA98
1100010xxx
64/32
620000h62FFFFh
310000h317FFFh
SA31
0011111xxx
64/32
1F0000h1FFFFFh
0F8000h0FFFFFh
SA99
1100011xxx
64/32
630000h63FFFFh
318000h31FFFFh
SA32
0100000xxx
64/32
200000h20FFFFh
100000h107FFFh
SA100
1100100xxx
64/32
640000h64FFFFh
320000h327FFFh
SA33
0100001xxx
64/32
210000h21FFFFh
108000h10FFFFh
SA101
1100101xxx
64/32
650000h65FFFFh
328000h32FFFFh
SA34
0100010xxx
64/32
220000h22FFFFh
110000h117FFFh
SA102
1100110xxx
64/32
660000h66FFFFh
330000h337FFFh
SA35
0101011xxx
64/32
230000h23FFFFh
118000h11FFFFh
SA103
1100111xxx
64/32
670000h67FFFFh
338000h33FFFFh
SA36
0100100xxx
64/32
240000h24FFFFh
120000h127FFFh
SA104
1101000xxx
64/32
680000h68FFFFh
340000h347FFFh
SA37
0100101xxx
64/32
250000h25FFFFh
128000h12FFFFh
SA105
1101001xxx
64/32
690000h69FFFFh
348000h34FFFFh
SA38
0100110xxx
64/32
260000h26FFFFh
130000h137FFFh
SA106
1101010xxx
64/32
6A0000h6AFFFFh
350000h357FFFh
SA39
0100111xxx
64/32
270000h27FFFFh
138000h13FFFFh
SA107
1101011xxx
64/32
6B0000h6BFFFFh
358000h35FFFFh
SA40
0101000xxx
64/32
280000h28FFFFh
140000h147FFFh
SA108
1101100xxx
64/32
6C0000h6CFFFFh
360000h367FFFh
SA41
0101001xxx
64/32
290000h29FFFFh
148000h14FFFFh
SA109
1101101xxx
64/32
6D0000h6DFFFFh
368000h36FFFFh
SA42
0101010xxx
64/32
2A0000h2AFFFFh
150000h157FFFh
SA110
1101110xxx
64/32
6E0000h6EFFFFh
370000h377FFFh
SA43
0101011xxx
64/32
2B0000h2BFFFFh
158000h15FFFFh
SA111
1101111xxx
64/32
6F0000h6FFFFFh
378000h37FFFFh
SA44
0101100xxx
64/32
2C0000h2CFFFFh
160000h167FFFh
SA112
1110000xxx
64/32
700000h70FFFFh
380000h387FFFh
SA45
0101101xxx
64/32
2D0000h2DFFFFh
168000h16FFFFh
SA113
1110001xxx
64/32
710000h71FFFFh
388000h38FFFFh
SA46
0101110xxx
64/32
2E0000h2EFFFFh
170000h177FFFh
SA114
1110010xxx
64/32
720000h72FFFFh
390000h397FFFh
SA47
0101111xxx
64/32
2F0000h2FFFFFh
178000h17FFFFh
SA115
1110011xxx
64/32
730000h73FFFFh
398000h39FFFFh
SA48
0110000xxx
64/32
300000h30FFFFh
180000h187FFFh
SA116
1110100xxx
64/32
740000h74FFFFh
3A0000h3A7FFFh
SA49
0110001xxx
64/32
310000h31FFFFh
188000h18FFFFh
SA117
1110101xxx
64/32
750000h75FFFFh
3A8000h3AFFFFh
SA50
0110010xxx
64/32
320000h32FFFFh
190000h197FFFh
SA118
1110110xxx
64/32
760000h76FFFFh
3B0000h3B7FFFh
SA51
0110011xxx
64/32
330000h33FFFFh
198000h19FFFFh
SA119
1110111xxx
64/32
770000h77FFFFh
3B8000h3BFFFFh
SA52
0110100xxx
64/32
340000h34FFFFh
1A0000h1A7FFFh
SA120
1111000xxx
64/32
780000h78FFFFh
3C0000h3C7FFFh
SA53
0110101xxx
64/32
350000h35FFFFh
1A8000h1AFFFFh
SA121
1111001xxx
64/32
790000h79FFFFh
3C8000h3CFFFFh
SA54
0110110xxx
64/32
360000h36FFFFh
1B0000h1B7FFFh
SA122
1111010xxx
64/32
7A0000h7AFFFFh
3D0000h3D7FFFh
SA55
0110111xxx
64/32
370000h37FFFFh
1B8000h1BFFFFh
SA123
1111011xxx
64/32
7B0000h7BFFFFh
3D8000h3DFFFFh
SA56
0111000xxx
64/32
380000h38FFFFh
1C0000h1C7FFFh
SA124
1111100xxx
64/32
7C0000h7CFFFFh
3E0000h3E7FFFh
SA57
0111001xxx
64/32
390000h39FFFFh
1C8000h1CFFFFh
SA125
1111101xxx
64/32
7D0000h7DFFFFh
3E8000h3EFFFFh
SA58
0111010xxx
64/32
3A0000h3AFFFFh
1D0000h1D7FFFh
SA126
1111110xxx
64/32
7E0000h7EFFFFh
3F0000h3F7FFFh
SA59
0111011xxx
64/32
3B0000h3BFFFFh
1D8000h1DFFFFh
SA127
1111111000
8/4
7F0000h7F1FFFh
3F8000h3F8FFFh
SA60
0111100xxx
64/32
3C0000h3CFFFFh
1E0000h1E7FFFh
SA128
1111111001
8/4
7F2000h7F3FFFh
3F9000h3F9FFFh
SA61
0111101xxx
64/32
3D0000h3DFFFFh
1E8000h1EFFFFh
SA129
1111111010
8/4
7F4000h7F5FFFh
3FA000h3FAFFFh
SA62
0111110xxx
64/32
3E0000h3EFFFFh
1F0000h1F7FFFh
SA130
1111111011
8/4
7F6000h7F7FFFh
3FB000h3FBFFFh
SA63
0111111xxx
64/32
3F0000h3FFFFFh
1F8000h1FFFFFh
SA131
1111111100
8/4
7F8000h7F9FFFh
3FC000h3FCFFFh
SA64
1000000xxx
64/32
400000h40FFFFh
200000h207FFFh
SA132
1111111101
8/4
7FA000h7FBFFFh
3FD000h3FDFFFh
8-bit
Address
Range
16-bit
Address
Range
8-bit
Address
Range
16-bit
Address
Range
SA65
1000001xxx
64/32
410000h41FFFFh
208000h20FFFFh
SA133
1111111110
8/4
7FC000h7FDFFFh
3FE000h3FEFFFh
SA66
1000010xxx
64/32
420000h42FFFFh
210000h217FFFh
SA134
1111111111
8/4
7FE000h7FFFFFh
3FF000h3FFFFFh
SA67
1000011xxx
64/32
430000h43FFFFh
218000h21FFFFh
25
D at a
S hee t
Table 8.7 S29GL064N (Model 04) Bottom Boot Sector Addresses (Sheet 1 of 2)
Sector
A21A12
Sector
Size
(KB/
Kwords)
Sector
A21A12
Sector
Size
(KB/
Kwords)
SA0
0000000000
8/4
000000h001FFFh
000000h000FFFh
SA45
0100110xxx
64/32
260000h26FFFFh
130000h137FFFh
SA1
0000000001
8/4
002000h003FFFh
001000h001FFFh
SA46
0100111xxx
64/32
270000h27FFFFh
138000h13FFFFh
SA2
0000000010
8/4
004000h005FFFh
002000h002FFFh
SA47
0101000xxx
64/32
280000h28FFFFh
140000h147FFFh
SA3
0000000011
8/4
006000h007FFFh
003000h003FFFh
SA48
0101001xxx
64/32
290000h29FFFFh
148000h14FFFFh
8-bit
Address
Range
16-bit
Address
Range
8-bit
Address
Range
16-bit
Address
Range
SA4
0000000100
8/4
008000h009FFFh
004000h004FFFh
SA49
0101010xxx
64/32
2A0000h2AFFFFh
150000h157FFFh
SA5
0000000101
8/4
00A000h00BFFFh
005000h005FFFh
SA50
0101011xxx
64/32
2B0000h2BFFFFh
158000h15FFFFh
SA6
0000000110
8/4
00C000h00DFFFh
006000h006FFFh
SA51
0101100xxx
64/32
2C0000h2CFFFFh
160000h167FFFh
SA7
0000000111
8/4
00E000h00FFFFh
007000h007FFFh
SA52
0101101xxx
64/32
2D0000h2DFFFFh
168000h16FFFFh
SA8
0000001xxx
64/32
010000h01FFFFh
008000h00FFFFh
SA53
0101110xxx
64/32
2E0000h2EFFFFh
170000h177FFFh
SA9
0000010xxx
64/32
020000h02FFFFh
010000h017FFFh
SA54
0101111xxx
64/32
2F0000h2FFFFFh
178000h17FFFFh
SA10
0000011xxx
64/32
030000h03FFFFh
018000h01FFFFh
SA55
0110000xxx
64/32
300000h30FFFFh
180000h187FFFh
SA11
0000100xxx
64/32
040000h04FFFFh
020000h027FFFh
SA56
0110001xxx
64/32
310000h31FFFFh
188000h18FFFFh
SA12
0000101xxx
64/32
050000h05FFFFh
028000h02FFFFh
SA57
0110010xxx
64/32
320000h32FFFFh
190000h197FFFh
SA13
0000110xxx
64/32
060000h06FFFFh
030000h037FFFh
SA58
0110011xxx
64/32
330000h33FFFFh
198000h19FFFFh
SA14
0000111xxx
64/32
070000h07FFFFh
038000h03FFFFh
SA59
0110100xxx
64/32
340000h34FFFFh
1A0000h1A7FFFh
SA15
0001000xxx
64/32
080000h08FFFFh
040000h047FFFh
SA60
0110101xxx
64/32
350000h35FFFFh
1A8000h1AFFFFh
SA16
0001001xxx
64/32
090000h09FFFFh
048000h04FFFFh
SA61
0110110xxx
64/32
360000h36FFFFh
1B0000h1B7FFFh
SA17
0001010xxx
64/32
0A0000h0AFFFFh
050000h057FFFh
SA62
0110111xxx
64/32
370000h37FFFFh
1B8000h1BFFFFh
SA18
0001011xxx
64/32
0B0000h0BFFFFh
058000h05FFFFh
SA63
0111000xxx
64/32
380000h38FFFFh
1C0000h1C7FFFh
SA19
0001100xxx
64/32
0C0000h0CFFFFh
060000h067FFFh
SA64
0111001xxx
64/32
390000h39FFFFh
1C8000h1CFFFFh
SA20
0001101xxx
64/32
0D0000h0DFFFFh
068000h06FFFFh
SA65
0111010xxx
64/32
3A0000h3AFFFFh
1D0000h1D7FFFh
SA21
0001110xxx
64/32
0E0000h0EFFFFh
070000h077FFFh
SA66
0111011xxx
64/32
3B0000h3BFFFFh
1D8000h1DFFFFh
SA22
0001111xxx
64/32
0F0000h0FFFFFh
078000h07FFFFh
SA67
0111100xxx
64/32
3C0000h3CFFFFh
1E0000h1E7FFFh
SA23
0010000xxx
64/32
100000h10FFFFh
080000h087FFFh
SA68
0111101xxx
64/32
3D0000h3DFFFFh
1E8000h1EFFFFh
SA24
0010001xxx
64/32
110000h11FFFFh
088000h08FFFFh
SA69
0111110xxx
64/32
3E0000h3EFFFFh
1F0000h1F7FFFh
SA25
0010010xxx
64/32
120000h12FFFFh
090000h097FFFh
SA70
0111111xxx
64/32
3F0000h3FFFFFh
1F8000h1FFFFFh
SA26
0010011xxx
64/32
130000h13FFFFh
098000h09FFFFh
SA71
1000000xxx
64/32
400000h40FFFFh
200000h207FFFh
SA27
0010100xxx
64/32
140000h14FFFFh
0A0000h0A7FFFh
SA72
1000001xxx
64/32
410000h41FFFFh
208000h20FFFFh
SA28
0010101xxx
64/32
150000h15FFFFh
0A8000h0AFFFFh
SA73
1000010xxx
64/32
420000h42FFFFh
210000h217FFFh
SA29
0010110xxx
64/32
160000h16FFFFh
0B0000h0B7FFFh
SA74
1000011xxx
64/32
430000h43FFFFh
218000h21FFFFh
SA30
0010111xxx
64/32
170000h17FFFFh
0B8000h0BFFFFh
SA75
1000100xxx
64/32
440000h44FFFFh
220000h227FFFh
SA31
0011000xxx
64/32
180000h18FFFFh
0C0000h0C7FFFh
SA76
1000101xxx
64/32
450000h45FFFFh
228000h22FFFFh
SA32
0011001xxx
64/32
190000h19FFFFh
0C8000h0CFFFFh
SA77
1000110xxx
64/32
460000h46FFFFh
230000h237FFFh
SA33
0011010xxx
64/32
1A0000h1AFFFFh
0D0000h0D7FFFh
SA78
1000111xxx
64/32
470000h47FFFFh
238000h23FFFFh
SA34
0011011xxx
64/32
1B0000h1BFFFFh
0D8000h0DFFFFh
SA79
1001000xxx
64/32
480000h48FFFFh
240000h247FFFh
SA35
0011100xxx
64/32
1C0000h1CFFFFh
0E0000h0E7FFFh
SA80
1001001xxx
64/32
490000h49FFFFh
248000h24FFFFh
SA36
0011101xxx
64/32
1D0000h1DFFFFh
0E8000h0EFFFFh
SA81
1001010xxx
64/32
4A0000h4AFFFFh
250000h257FFFh
SA37
0011110xxx
64/32
1E0000h1EFFFFh
0F0000h0F7FFFh
SA82
1001011xxx
64/32
4B0000h4BFFFFh
258000h25FFFFh
SA38
0011111xxx
64/32
1F0000h1FFFFFh
0F8000h0FFFFFh
SA83
1001100xxx
64/32
4C0000h4CFFFFh
260000h267FFFh
SA39
0100000xxx
64/32
200000h20FFFFh
100000h107FFFh
SA84
1001101xxx
64/32
4D0000h4DFFFFh
268000h26FFFFh
SA40
0100001xxx
64/32
210000h21FFFFh
108000h10FFFFh
SA85
1001110xxx
64/32
4E0000h4EFFFFh
270000h277FFFh
SA41
0100010xxx
64/32
220000h22FFFFh
110000h117FFFh
SA86
1001111xxx
64/32
4F0000h4FFFFFh
278000h27FFFFh
SA42
0100011xxx
64/32
230000h23FFFFh
118000h11FFFFh
SA87
1010000xxx
64/32
500000h50FFFFh
280000h28FFFFh
SA43
0100100xxx
64/32
240000h24FFFFh
120000h127FFFh
SA88
1010001xxx
64/32
510000h51FFFFh
288000h28FFFFh
SA44
0100101xxx
64/32
250000h25FFFFh
128000h12FFFFh
SA89
1010010xxx
64/32
520000h52FFFFh
290000h297FFFh
SA90
1010011xxx
64/32
530000h53FFFFh
298000h29FFFFh
SA112
1101001xxx
64/32
690000h69FFFFh
348000h34FFFFh
26
Data
She et
Table 8.7 S29GL064N (Model 04) Bottom Boot Sector Addresses (Sheet 2 of 2)
Sector
Size
(KB/
Kwords)
Sector
A21A12
Sector
Size
(KB/
Kwords)
Sector
A21A12
SA91
1010100xxx
64/32
540000h54FFFFh
2A0000h2A7FFFh
SA113
1101010xxx
64/32
6A0000h6AFFFFh
350000h357FFFh
SA92
1010101xxx
64/32
550000h55FFFFh
2A8000h2AFFFFh
SA114
1101011xxx
64/32
6B0000h6BFFFFh
358000h35FFFFh
SA93
1010110xxx
64/32
560000h56FFFFh
2B0000h2B7FFFh
SA115
1101100xxx
64/32
6C0000h6CFFFFh
360000h367FFFh
SA94
1010111xxx
64/32
570000h57FFFFh
2B8000h2BFFFFh
SA116
1101101xxx
64/32
6D0000h6DFFFFh
368000h36FFFFh
8-bit
Address
Range
16-bit
Address
Range
16-bit
Address
Range
8-bit
Address
Range
SA95
1011000xxx
64/32
580000h58FFFFh
2C0000h2C7FFFh
SA117
1101110xxx
64/32
6E0000h6EFFFFh
370000h377FFFh
SA96
1011001xxx
64/32
590000h59FFFFh
2C8000h2CFFFFh
SA118
1101111xxx
64/32
6F0000h6FFFFFh
378000h37FFFFh
SA97
1011010xxx
64/32
5A0000h5AFFFFh
2D0000h2D7FFFh
SA119
1110000xxx
64/32
700000h70FFFFh
380000h387FFFh
SA98
1011011xxx
64/32
5B0000h5BFFFFh
2D8000h2DFFFFh
SA120
1110001xxx
64/32
710000h71FFFFh
388000h38FFFFh
SA99
1011100xxx
64/32
5C0000h5CFFFFh
2E0000h2E7FFFh
SA121
1110010xxx
64/32
720000h72FFFFh
390000h397FFFh
SA100
1011101xxx
64/32
5D0000h5DFFFFh
2E8000h2EFFFFh
SA122
1110011xxx
64/32
730000h73FFFFh
398000h39FFFFh
SA101
1011110xxx
64/32
5E0000h5EFFFFh
2F0000h2F7FFFh
SA123
1110100xxx
64/32
740000h74FFFFh
3A0000h3A7FFFh
SA102
1011111xxx
64/32
5F0000h5FFFFFh
2F8000h2FFFFFh
SA124
1110101xxx
64/32
750000h75FFFFh
3A8000h3AFFFFh
SA103
1100000xxx
64/32
600000h60FFFFh
300000h307FFFh
SA125
1110110xxx
64/32
760000h76FFFFh
3B0000h3B7FFFh
SA104
1100001xxx
64/32
610000h61FFFFh
308000h30FFFFh
SA126
1110111xxx
64/32
770000h77FFFFh
3B8000h3BFFFFh
SA105
1100010xxx
64/32
620000h62FFFFh
310000h317FFFh
SA127
1111000xxx
64/32
780000h78FFFFh
3C0000h3C7FFFh
SA106
1100011xxx
64/32
630000h63FFFFh
318000h31FFFFh
SA128
1111001xxx
64/32
790000h79FFFFh
3C8000h3CFFFFh
SA107
1100100xxx
64/32
640000h64FFFFh
320000h327FFFh
SA129
1111010xxx
64/32
7A0000h7AFFFFh
3D0000h3D7FFFh
SA108
1100101xxx
64/32
650000h65FFFFh
328000h32FFFFh
SA130
1111011xxx
64/32
7B0000h7BFFFFh
3D8000h3DFFFFh
SA109
1100110xxx
64/32
660000h66FFFFh
330000h337FFFh
SA131
1111100xxx
64/32
7C0000h7CFFFFh
3E0000h3E7FFFh
SA110
1100111xxx
64/32
670000h67FFFFh
338000h33FFFFh
SA132
1111101xxx
64/32
7D0000h7DFFFFh
3E8000h3EFFFFh
SA111
1101000xxx
64/32
680000h68FFFFh
340000h347FFFh
SA133
1111110xxx
64/32
7E0000h7EFFFFh
3F0000h3F7FFFh
SA134
1111111xxx
64/32
7F0000h7FFFFFh
3F8000h3FFFFFh
Table 8.8 S29GL064N (Models 06, 07, V6, V7) Sector Addresses (Sheet 1 of 2)
Sector
A21A15
16-bit
Address
Range
SA64
1000000
100000107FFF
10800010FFFF
Sector
A21A15
16-bit
Address
Range
SA0
0000000
000000007FFF
SA1
0000001
00800000FFFF
SA65
1000001
SA2
0000010
010000017FFF
SA66
1000010
110000117FFF
SA3
0000011
01800001FFFF
SA67
1000011
11800011FFFF
SA4
0000100
020000027FFF
SA68
1000100
120000127FFF
SA5
0000101
02800002FFFF
SA69
1000101
12800012FFFF
SA6
0000110
030000037FFF
SA70
1000110
130000137FFF
SA7
0000111
03800003FFFF
SA71
1000111
13800013FFFF
SA8
0001000
040000047FFF
SA72
1001000
140000147FFF
14800014FFFF
SA9
0001001
04800004FFFF
SA73
1001001
SA10
0001010
050000057FFF
SA74
1001010
150000157FFF
SA11
0001011
05800005FFFF
SA75
1001011
15800015FFFF
SA12
0001100
060000067FFF
SA76
1001100
160000167FFF
SA13
0001101
06800006FFFF
SA77
1001101
16800016FFFF
SA14
0001110
070000077FFF
SA78
1001110
170000177FFF
SA15
0001111
07800007FFFF
SA79
1001111
17800017FFFF
SA16
0010000
080000087FFF
SA80
1010000
180000187FFF
SA17
0010001
08800008FFFF
SA81
1010001
18800018FFFF
SA18
0010010
090000097FFF
SA82
1010010
190000197FFF
27
D at a
S hee t
Table 8.8 S29GL064N (Models 06, 07, V6, V7) Sector Addresses (Sheet 2 of 2)
28
16-bit
Address
Range
Sector
A21A15
16-bit
Address
Range
SA19
0010011
09800009FFFF
SA83
1010011
19800019FFFF
SA20
0010100
0A00000A7FFF
SA84
1010100
1A00001A7FFF
SA21
0010101
0A80000AFFFF
SA85
1010101
1A80001AFFFF
Sector
A21A15
SA22
0010110
0B00000B7FFF
SA86
1010110
1B00001B7FFF
SA23
0010111
0B80000BFFFF
SA87
1010111
1B80001BFFFF
SA24
0011000
0C00000C7FFF
SA88
1011000
1C00001C7FFF
SA25
0011001
0C80000CFFFF
SA89
1011001
1C80001CFFFF
SA26
0011010
0D00000D7FFF
SA90
1011010
1D00001D7FFF
SA27
0011011
0D80000DFFFF
SA91
1011011
1D80001DFFFF
SA28
0011100
0E00000E7FFF
SA92
1011100
1E00001E7FFF
SA29
0011101
0E80000EFFFF
SA93
1011101
1E80001EFFFF
SA30
0011110
0F00000F7FFF
SA94
1011110
1F00001F7FFF
SA31
0011111
0F80000FFFFF
SA95
1011111
1F80001FFFFF
SA32
0100000
200000207FFF
SA96
1100000
300000307FFF
SA33
0100001
20800020FFFF
SA97
1100001
30800030FFFF
SA34
0100010
210000217FFF
SA98
1100010
310000317FFF
SA35
0100011
21800021FFFF
SA99
1100011
31800031FFFF
SA36
0100100
220000227FFF
SA100
1100100
320000327FFF
SA37
0100101
22800022FFFF
SA101
1100101
32800032FFFF
SA38
0100110
230000237FFF
SA102
1100110
330000337FFF
SA39
0100111
23800023FFFF
SA103
1100111
33800033FFFF
SA40
0101000
240000247FFF
SA104
1101000
340000347FFF
SA41
0101001
24800024FFFF
SA105
1101001
34800034FFFF
SA42
0101010
250000257FFF
SA106
1101010
350000357FFF
SA43
0101011
25800025FFFF
SA107
1101011
35800035FFFF
SA44
0101100
260000267FFF
SA108
1101100
360000367FFF
SA45
0101101
26800026FFFF
SA109
1101101
36800036FFFF
SA46
0101110
270000277FFF
SA110
1101110
370000377FFF
SA47
0101111
27800027FFFF
SA111
1101111
37800037FFFF
SA48
0110000
280000287FFF
SA112
1110000
380000387FFF
SA49
0110001
28800028FFFF
SA113
1110001
38800038FFFF
SA50
0110010
290000297FFF
SA114
1110010
390000397FFF
SA51
0110011
29800029FFFF
SA115
1110011
39800039FFFF
SA52
0110100
2A00002A7FFF
SA116
1110100
3A00003A7FFF
SA53
0110101
2A80002AFFFF
SA117
1110101
3A80003AFFFF
SA54
0110110
2B00002B7FFF
SA118
1110110
3B00003B7FFF
SA55
0110111
2B80002BFFFF
SA119
1110111
3B80003BFFFF
SA56
0111000
2C00002C7FFF
SA120
1111000
3C00003C7FFF
SA57
0111001
2C80002CFFFF
SA121
1111001
3C80003CFFFF
SA58
0111010
2D00002D7FFF
SA122
1111010
3D00003D7FFF
SA59
0111011
2D80002DFFFF
SA123
1111011
3D80003DFFFF
SA60
0111100
2E00002E7FFF
SA124
1111100
3E00003E7FFF
SA61
0111101
2E80002EFFFF
SA125
1111101
3E80003EFFFF
SA62
0111110
2F00002F7FFF
SA126
1111110
3F00003F7FFF
SA63
0111111
2F80002FFFFF
SA127
1111111
3F80003FFFFF
Data
8.8
She et
Autoselect Mode
The autoselect mode provides manufacturer and device identification, and sector protection verification,
through identifier codes output on DQ7DQ0. This mode is primarily intended for programming equipment to
automatically match a device to be programmed with its corresponding programming algorithm. However, the
autoselect codes can also be accessed in-system through the command register.
When using programming equipment, the autoselect mode requires VID on address pin A9. Address pins A6,
A3, A2, A1, and A0 must be as shown in Table 8.9 on page 29. In addition, when verifying sector protection,
the sector address must appear on the appropriate highest order address bits (see Table 8.2 - Table 8.8).
Table 8.9 shows the remaining address bits that are dont care. When all necessary bits are set as required,
the programming equipment may then read the corresponding identifier code on DQ7DQ0.
To access the autoselect codes in-system, the host system can issue the autoselect command via the
command register, as shown in Table 10.1 on page 51 and Table 10.3 on page 53. This method does not
require VID. Refer to the Autoselect Command Sequence section for more information.
Table 8.9 Autoselect Codes, (High Voltage Method)
DQ7 to DQ0
Description
S29GL032N
S29GL064N
Manufacturer ID:
Spansion Products
Amax
to
A15
A14
to
A10
A9
A8
to
A7
VID
DQ8 to DQ15
A6
A5
to
A4
A3
to
A2
A1
Model Number
A0
BYTE#
= VIH
BYTE#
= VIL
01, 02
V1, V2
03, 04
06, 07,
V6, V7
00
01h
01h
01h
Cycle 1
22
7Eh
7Eh
7Eh
Cycle 2
22
0Ch
10h
13h
01h
01h
VID
Cycle 3
22
Cycle 1
22
7Eh
7Eh
Cycle 2
22
1Dh
1Ah
22
00h
VID
Cycle 3
Sector Protection
Verification
SA
VID
VID
VID
01h (protected),
00h (unprotected)
For S29GL064N and S29GL032N:
9A (factory locked),
1A (not factory locked)
For S29GL064N and S29GL032N:
8A (factory locked),
0A (not factory locked)
Legend
L = Logic Low = VIL
H = Logic High = VIH
SA = Sector Address
X = Dont care
29
D at a
8.9
S hee t
Sector Protection
The device features several levels of sector protection, which can disable both the program and erase
operations in certain sectors:
8.9.1
8.9.2
8.9.3
8.9.4
8.10
30
Data
8.11
She et
Lock Register
The Lock Register consists of 3 bits (DQ2, DQ1, and DQ0). These DQ2, DQ1, DQ0 bits of the Lock Register
are programmable by the user. Users are not allowed to program both DQ2 and DQ1 bits of the Lock Register
to the 00 state. If the user tries to program DQ2 and DQ1 bits of the Lock Register to the 00 state, the device
aborts the Lock Register back to the default 11 state. The programming time of the Lock Register is same as
the typical word programming time without utilizing the Write Buffer of the device. During a Lock Register
programming sequence execution, the DQ6 Toggle Bit I toggles until the programming of the Lock Register
has completed to indicate programming status. All Lock Register bits are readable to allow users to verify
Lock Register statuses.
The Customer Secured Silicon Sector Protection Bit is DQ0, Persistent Protection Mode Lock Bit is DQ1, and
Password Protection Mode Lock Bit is DQ2 are accessible by all users. Each of these bits are non-volatile.
DQ15-DQ3 are reserved and must be 1's when the user tries to program the DQ2, DQ1, and DQ0 bits of the
Lock Register. The user is not required to program DQ2, DQ1 and DQ0 bits of the Lock Register at the same
time. This allows users to lock the Secured Silicon Sector and then set the device either permanently into
Password Protection Mode or Persistent Protection Mode and then lock the Secured Silicon Sector at
separate instances and time frames.
Secured Silicon Sector Protection allows the user to lock the Secured Silicon Sector area
Persistent Protection Mode Lock Bit allows the user to set the device permanently to operate in the
Persistent Protection Mode
Password Protection Mode Lock Bit allows the user to set the device permanently to operate in the
Password Protection Mode
Table 8.10 Lock Register
8.12
DQ15-3
DQ2
DQ1
DQ0
Dont Care
Persistently Locked
Unlocked
8.12.1
31
D at a
S hee t
Volatile. Individual PPB bits are set with a program command but must all be cleared as a group through an
erase command.
The PPB Lock Bit adds an additional level of protection. Once all PPB bits are programmed to the desired
settings, the PPB Lock Bit may be set to the freeze state. Setting the PPB Lock Bit to the freeze state
disables all program and erase commands to the Non-Volatile PPB bits. In effect, the PPB Lock Bit locks the
PPB bits into their current state. The only way to clear the PPB Lock Bit to the unfreeze state is to go
through a power cycle, or hardware reset. The Software Reset command does not clear the PPB Lock Bit to
the unfreeze state. System boot code can determine if any changes to the PPB bits are needed e.g. to allow
new system code to be downloaded. If no changes are needed then the boot code can set the PPB Lock Bit
to disable any further changes to the PPB bits during system operation.
The WP# write protect pin adds a final level of hardware protection. When this pin is low it is not possible to
change the contents of the WP# protected sectors. These sectors generally hold system boot code. So, the
WP# pin can prevent any changes to the boot code that could override the choices made while setting up
sector protection during system initialization.
It is possible to have sectors that have been persistently locked, and sectors that are left in the dynamic state.
The sectors in the dynamic state are all unprotected. If there is a need to protect some of them, a simple DYB
Set command sequence is all that is necessary. The DYB Set and DYB Clear commands for the dynamic
sectors switch the DYB bits to signify protected and unprotected, respectively. If there is a need to change the
status of the persistently locked sectors, a few more steps are required. First, the PPB Lock Bit must be
disabled to the unfreeze state by either putting the device through a power-cycle, or hardware reset. The
PPB bits can then be changed to reflect the desired settings. Setting the PPB Lock Bit once again to the
freeze state locks the PPB bits, and the device operates normally again.
To achieve the best protection, execute the PPB Lock Bit Set command early in the boot code, and protect
the boot code by holding WP# = VIL.
8.12.2
32
Data
8.12.3
She et
PPB Bit
Unprotect
Unprotect
Unfreeze
Unprotect
Unprotect
Freeze
Unprotect
Protect
Unfreeze
Unprotect
Protect
Freeze
Protect
Unprotect
Unfreeze
Protect
Unprotect
Freeze
Protect
Protect
Unfreeze
Protect
Protect
Freeze
Sector State
Unprotected PPB and DYB are changeable
Unprotected PPB not changeable, DYB is changeable
Protected PPB and DYB are changeable
Protected PPB not changeable, DYB is changeable
Protected PPB and DYB are changeable
Protected PPB not changeable, DYB is changeable
Protected PPB and DYB are changeable
Protected PPB not changeable, DYB is changeable
Table 8.11 contains all possible combinations of the DYB bit, PPB bit, and PPB Lock Bit relating to the status
of the sector. In summary, if the PPB bit is set, and the PPB Lock Bit is set, the sector is protected and the
protection cannot be removed until the next power cycle or hardware reset clears the PPB Lock Bit to
unfreeze state. If the PPB bit is cleared, the sector can be dynamically locked or unlocked. The DYB bit then
controls whether or not the sector is protected or unprotected. If the user attempts to program or erase a
protected sector, the device ignores the command and returns to read mode. A program command to a
protected sector enables status polling for approximately 1 s before the device returns to read mode without
having modified the contents of the protected sector. An erase command to a protected sector enables status
polling for approximately 50 s after which the device returns to read mode without having erased the
protected sector. The programming of the DYB bit, PPB bit, and PPB Lock Bit for a given sector can be
verified by writing a DYB Status Read, PPB Status Read, and PPB Lock Status Read commands to the
device.
The Autoselect Sector Protection Verification outputs the OR function of the DYB bit and PPB bit per sector
basis. When the OR function of the DYB bit and PPB bit is a 1, the sector is either protected by DYB or PPB
or both. When the OR function of the DYB bit and PPB bit is a 0, the sector is unprotected through both the
DYB and PPB.
8.13
33
D at a
8.14
S hee t
8.15
8.16
64-bit Password
The 64-bit Password is located in its own memory space and is accessible through the use of the Password
Program and Password Read commands. The password function works in conjunction with the Password
Protection Mode Lock Bit, which when programmed, prevents the Password Read command from reading
the contents of the password on the pins of the device.
34
Data
8.17
She et
8.18
Customer Lockable
Determined by customer
000008h00007Fh
ExpressFlash
Factory Locked
ESN
ESN or determined by
customer
Unavailable
Determined by customer
The system accesses the Secured Silicon Sector through a command sequence (see Write Protect (WP/
ACC#) on page 36). After the system has written the Enter Secured Silicon Sector command sequence, it
may read the Secured Silicon Sector by using the addresses normally occupied by the first sector (SA0). This
mode of operation continues until the system issues the Exit Secured Silicon Sector command sequence, or
until power is removed from the device. On power-up, or following a hardware reset, the device reverts to
sending commands to sector SA0.
35
D at a
8.18.1
S hee t
8.18.2
8.19
8.20
8.20.1
36
Data
8.20.2
She et
8.20.3
Logical Inhibit
Write cycles are inhibited by holding any one of OE# = VIL, CE# = VIH or WE# = VIH. To initiate a write cycle,
CE# and WE# must be a logical zero while OE# is a logical one.
8.20.4
Addresses (x8)
Data
10h
11h
12h
20h
22h
24h
0051h
0052h
0059h
13h
14h
26h
28h
0002h
0000h
15h
16h
2Ah
2Ch
0040h
0000h
17h
18h
2Eh
30h
0000h
0000h
19h
1Ah
32h
34h
0000h
0000h
Description
37
D at a
S hee t
Data
Description
1Bh
36h
0027h
1Ch
38h
0036h
1Dh
3Ah
0000h
1Eh
3Ch
0000h
1Fh
3Eh
0007h
20h
40h
0007h
21h
42h
000Ah
22h
44h
0000h
23h
46h
0003h
24h
48h
0005h
25h
4Ah
0004h
26h
4Ch
0000h
Note
CFI data related to VCC and time-outs may differ from actual VCC and time-outs of the product. Please consult the Ordering Information
tables to obtain the VCC range for particular part numbers. Please consult the Erase and Programming Performance table for typical timeout
specifications.
38
Data
She et
Addresses (x8)
Data
Description
27h
4Eh
00xxh
28h
29h
50h
52h
000xh
0000h
2Ah
2Bh
54h
56h
0005h
0000h
2Ch
58h
00xxh
2Dh
2Eh
2Fh
30h
5Ah
5Ch
5Eh
60h
00xxh
000xh
00x0h
000xh
31h
32h
33h
34h
60h
64h
66h
68h
00xxh
0000h
0000h
000xh
0000h, 0000h, 0000h, 0000h = 64 Mb (01, 02, 06, 07, V1, V2, V6, V7)
007Eh, 0000h, 0000h, 0001h = 64 Mb (03, 04)
0000h, 0000h, 0000h, 0000h = 32 Mb (01, 02, V1, V2)
003Eh, 0000h, 0000h, 0001h = 32 Mb (03, 04)
35h
36h
37h
38h
6Ah
6Ch
6Eh
70h
0000h
0000h
0000h
0000h
39h
3Ah
3Bh
3Ch
72h
74h
76h
78h
0000h
0000h
0000h
0000h
39
D at a
S hee t
Addresses (x8)
Data
40h
41h
42h
80h
82h
84h
0050h
0052h
0049h
Description
Query-unique ASCII string PRI
43h
86h
0031h
44h
88h
0033h
45h
8Ah
00xxh
46h
8Ch
0002h
Erase Suspend
0 = Not Supported, 1 = To Read Only, 2 = To Read & Write
47h
8Eh
0001h
Sector Protect
0 = Not Supported, X = Number of sectors in smallest sector
48h
90h
0000h
49h
92h
0008h
4Ah
94h
0000h
Simultaneous Operation
00 = Not Supported, X = Number of Sectors in Bank
4Bh
96h
0000h
4Ch
98h
0002h
4Dh
9Ah
00B5h
4Eh
9Ch
00C5h
4Fh
9Eh
00xxh
50h
A0h
0001h
40
02h = Bottom Boot Device, 03h = Top Boot Device, 04h = Uniform
sectors bottom WP# protect, 05h = Uniform sectors top WP# protect
Program Suspend
00h = Not Supported, 01h = Supported
Data
She et
10.1
10.2
Reset Command
Writing the reset command resets the device to the read or erase-suspend-read mode. Address bits are dont
cares for this command.
The reset command may be written between the sequence cycles in an erase command sequence before
erasing begins. This resets the device to the read mode. Once erasure begins, however, the device ignores
reset commands until the operation is complete.
The reset command may be written between the sequence cycles in a program command sequence before
programming begins. This resets the device to the read mode. If the program command sequence is written
while the device is in the Erase Suspend mode, writing the reset command returns the device to the erasesuspend-read mode. Once programming begins, however, the device ignores reset commands until the
operation is complete.
The reset command may be written between the sequence cycles in an autoselect command sequence.
Once in the autoselect mode, the reset command must be written to return to the read mode. If the device
entered the autoselect mode while in the Erase Suspend mode, writing the reset command returns the device
to the erase-suspend-read mode.
If DQ5 goes high during a program or erase operation, writing the reset command returns the device to the
read mode (or erase-suspend-read mode if the device was in Erase Suspend).
Note that if DQ1 goes high during a Write Buffer Programming operation, the system must write the Write-toBuffer-Abort Reset command sequence to reset the device for the next operation.
41
D at a
10.3
S hee t
Identifier Code
A7:A0
(x16)
A6:A-1
(x8)
Manufacturer ID
00h
00h
01h
02h
0Eh
1Ch
0Fh
1Eh
03h
06h
(SA)02h
(SA)04h
Note
The device ID is read over three cycles. SA = Sector Address
The autoselect command sequence is initiated by first writing on unlock cycle (two cycles). This is followed by
a third write cycle that contains the autoselect command. The device then enters the autoselect mode. The
system may read at any address any number of times without initiating another autoselect command
sequence:
The system must write the reset command to return to the read mode (or erase-suspend-read mode if the
device was previously in Erase Suspend).
10.4
10.4.1
42
Data
She et
Any bit in a word cannot be programmed from 0 back to a 1. Attempting to do so may cause the device to
set DQ5=1, or cause DQ7 and DQ6 status bits to indicate the operation was successful. However, a
succeeding read shows that the data is still 0. Only erase operations can convert a 0 to a 1.
10.4.2
10.4.3
43
D at a
S hee t
Write an Address/Data pair to a different write-buffer-page than the one selected by the Starting Address
during the write buffer data loading stage of the operation.
Write data other than the Confirm Command after the specified number of data load cycles.
The abort condition is indicated by DQ1 = 1, DQ7 = DATA# (for the last address location loaded), DQ6 =
toggle, and DQ5= 0. A Write-to-Buffer-Abort Reset command sequence must be written to reset the device
for the next operation.
Note that the Secured Silicon Sector, autoselect, and CFI functions are unavailable when a program
operation is in progress.This flash device is capable of handling multiple write buffer programming operations
on the same write buffer address range without intervening erases. For applications requiring incremental bit
programming, a modified programming method is required; please contact your local Spansion
representative. Any bit in a write buffer address range cannot be programmed from 0 back to a 1.
Attempting to do so may cause the device to set DQ5=1, of cause the DQ7 and DQ6 status bits to indicate
the operation was successful. However, a succeeding read shows that the data is still 0. Only erase
operations can convert a 0 to a 1.
10.4.4
Accelerated Program
The device offers accelerated program operations through the WP#/ACC or ACC pin depending on the
particular product. When the system asserts VHH on the WP#/ACC or ACC pin. The device uses the higher
voltage on the WP#/ACC or ACC pin to accelerate the operation. Note that the WP#/ACC pin must not be at
VHH for operations other than accelerated programming, or device damage may result. WP# contains an
internal pullup; when unconnected, WP# is at VIH.
Figure 10.1 on page 45 illustrates the algorithm for the program operation. Refer to the Erase and Program
OperationsAC Characteristics on page 64 for parameters, and Figure 15.3 on page 65 for timing diagrams.
44
Data
She et
Yes
WC = 0 ?
No
Abort Write to
Buffer Operation?
Write to a different
sector address
Yes
Write to buffer ABORTED.
Must write Write-to-buffer
Abort Reset command
sequence to return
to read mode.
No
(Note 1)
WC = WC - 1
DQ7 = Data?
No
Yes
No
No
DQ1 = 1?
DQ5 = 1?
Yes
Yes
Read DQ7 - DQ0 with
address = Last Loaded
Address
(Note 2)
DQ7 = Data?
Yes
No
(Note 3)
FAIL or ABORT
PASS
Notes
1. When Sector Address is specified, any address in the selected sector is acceptable. However, when loading Write-Buffer address
locations with data, all addresses must fall within the selected Write-Buffer Page.
2. DQ7 may change simultaneously with DQ5. Therefore, DQ7 should be verified.
3. If this flowchart location was reached because DQ5= 1, then the device FAILED. If this flowchart location was reached because DQ1= 1,
then the Write to Buffer operation was ABORTED. In either case, the proper reset command must be written before the device can begin
another operation. If DQ1= 1, write the Write-Buffer-Programming-Abort-Reset command. if DQ5= 1, write the Reset command.
4. See Table 10.1 on page 51 and Table 10.3 on page 53 for command sequences required for write buffer programming.
45
D at a
S hee t
START
Write Program
Command Sequence
Data Poll
from System
Embedded
Program
algorithm
in progress
Verify Data?
No
Yes
Increment Address
No
Last Address?
Yes
Programming
Completed
Note
See Table 10.1 on page 51 and Table 10.3 on page 53 for program command sequence.
10.5
46
Data
She et
Write address/data
XXXh/B0h
Wait 20 s
Read data as
required
No
Done
reading?
Yes
Write address/data
XXXh/30h
Device reverts to
operation prior to
Program Suspend
10.6
47
D at a
10.7
S hee t
48
Data
She et
START
Write Erase
Command Sequence
(Notes 1, 2)
Data = FFh?
Yes
Erasure Completed
Notes
1. See Table 10.1 and Table 10.3 for program command sequence.
2. See the section on DQ3 for information on the sector erase timer.
49
D at a
10.8
S hee t
50
Data
10.9
She et
Command Definitions
Command
Sequence
(Note 1)
Cycles
RA
Reset (Note 6)
Autoselect (Note 7)
Read (Note 5)
Second
Third
Fourth
Fifth
XXX
F0
Manufacturer ID
555
AA
2AA
55
555
90
X00
0001
Device ID (Note 8)
555
AA
2AA
55
555
90
X01
227E
Device ID
555
AA
2AA
55
555
90
X01
(Note 17)
555
AA
2AA
55
555
90
X03
(Note 9)
555
AA
2AA
55
555
90
(SA)X02
00/01
555
AA
2AA
55
555
88
Sixth
RD
X0E
(Note 18)
X0F
(Note 18)
555
AA
2AA
55
555
90
XXX
00
Program
555
AA
2AA
55
555
A0
PA
PD
555
AA
2AA
55
SA
25
SA
WC
PA
PD
WBL
PD
SA
29
555
AA
2AA
55
555
F0
Unlock Bypass
555
AA
2AA
55
555
20
XXX
A0
PA
PD
XXX
90
XXX
00
Chip Erase
555
AA
2AA
55
555
80
555
AA
2AA
55
555
10
Sector Erase
555
AA
2AA
55
555
80
555
AA
2AA
55
SA
30
XXX
B0
XXX
30
55
98
Legend
X = Dont care
RA = Read Address of memory location to be read.
RD = Read Data read from location RA during read operation.
PA = Program Address. Addresses latch on falling edge of WE# or CE# pulse,
whichever happens later.
Notes
1. See Table 8.1 on page 17 for description of bus operations.
2. All values are in hexadecimal.
3. Shaded cells indicate read cycles. All others are write cycles.
4. During unlock and command cycles, when lower address bits are 555 or
2AA as shown in table, address bits above A11 and data bits above DQ7
are dont care.
5. No unlock or command cycles required when device is in read mode.
6. Reset command is required to return to read mode (or to erase-suspendread mode if previously in Erase Suspend) when device is in autoselect
mode, or if DQ5 goes high while device is providing status information.
7. Fourth cycle of the autoselect command sequence is a read cycle. Data
bits DQ15DQ8 are dont care. Except for RD, PD and WC. See Autoselect
Command Sequence on page 42 for more information.
8. For S29GL064N and S29GL032N, Device ID must be read in three cycles.
9. Refer to Table 8.9 on page 29 for data indicating Secured Silicon Sector
factory protect status.
10. Data is 00h for an unprotected sector and 01h for a protected sector.
PD = Program Data for location PA. Data latches on rising edge of WE# or
CE# pulse, whichever happens first.
SA = Sector Address of sector to be verified (in autoselect mode) or erased.
Address bits A21A15 uniquely select any sector.
WBL = Write Buffer Location. Address must be within same write buffer page
as PA.
WC = Word Count. Number of write buffer locations to load minus 1.
11. Total number of cycles in command sequence is determined by number of
words written to write buffer. Maximum number of cycles in command
sequence is 21, including Program Buffer to Flash command.
12. Command sequence resets device for next command after aborted writeto-buffer operation.
13. Unlock Bypass command is required prior to Unlock Bypass Program
command.
14. Unlock Bypass Reset command is required to return to read mode when
device is in unlock bypass mode.
15. System may read and program in non-erasing sectors, or enter autoselect
mode, when in Erase Suspend mode. Erase Suspend command is valid
only during a sector erase operation.
16. Erase Resume command is valid only during Erase Suspend mode.
17. Command is valid when device is ready to read array data or when device
is in autoselect mode.
18. Refer to Table 8.9 on page 29, for individual Device IDs per device density
and model number.
51
D at a
S hee t
Volatile Sector
Protection (DYB)
Global Volatile
Sector Protection
Freeze (PPB Lock)
Non-Volatile Sector
Protection (PPB)
Password
Protection
Lock
Register Bits
Command Sequence
(Notes)
Cycles
Second
Third
Fourth
Addr
Data
Addr
Data
Addr
Data
AA
2AA
55
555
40
XXX
Data
555
60
Addr
Data
555
Program (Note 6)
XX
A0
Read (Note 6)
00
Data
XX
90
XX
00
555
AA
2AA
55
Program (Note 8)
XX
A0
PWAx
PWDx
Read (Note 9)
XXX
PWD0
01
PWD1
02
PWD2
03
PWD3
00
25
00
03
00
PWD0
01
PWD1
XX
90
XX
00
555
AA
2AA
55
555
C0
XX
A0
SA
00
XX
80
00
30
555
50
555
E0
SA
RD(0)
XX
90
XX
00
555
AA
2AA
55
XX
00
XX
A0
XXX
RD(0)
XX
90
XX
00
555
AA
2AA
55
DYB Set
XX
A0
SA
00
DYB Clear
XX
A0
SA
01
SA
RD(0)
XX
90
XX
00
Legend
X = Dont care.
RA = Address of the memory location to be read.
SA = Sector Address. Any address that falls within a specified sector. See
Tables 8.28.8 for sector address ranges.
Notes
1. All values are in hexadecimal.
Fifth
Sixth
Seventh
Addr
Data
Addr
Data
Addr
Data
02
PWD2
03
PWD3
00
29
PWA = Password Address. Address bits A1 and A0 are used to select each 16bit portion of the 64-bit entity.
PWD = Password Data.
RD(0) = DQ0 protection indicator bit. If protected, DQ0 = 0. If unprotected,
DQ0 = 1.
7. Exit command must be issued to reset the device into read mode; device
may otherwise be placed in an unknown state.
3. Address and data bits not specified in table, legend, or notes are dont
cares (each hex digit implies 4 bits of data).
8. Entire two bus-cycle sequence must be entered for each portion of the
password.
4. Writing incorrect address and data values or writing them in the improper
sequence may place the device in an unknown state. The system must
write the reset command to return the device to reading array data.
52
10. Password may be unlocked or read in any order. Unlocking requires the full
password (all seven cycles).
11. ACC must be at VIH when setting PPB or DYB.
12. All PPB Erase command pre-programs all PPBs before erasure to prevent
over-erasure.
Data
She et
Command Sequence
(Note 1)
Cycles
Second
Addr
Data
Third
Addr
Data
Addr
Data
Fourth
Addr
Fifth
Data
RA
RD
Reset (Note 7)
XXX
F0
Manufacturer ID
AAA
AA
555
55
AAA
90
X00
01
Device ID (Note 9)
AAA
AA
555
55
AAA
90
X02
7E
Device ID
AAA
AA
555
55
AAA
90
X02
(Note 10)
AAA
AA
555
55
AAA
90
X06
AAA
AA
555
55
AAA
90
(SA)X04
00/01
XXX
00
Autoselect (Note 8)
Read (Note 6)
AAA
AA
555
55
AAA
88
AAA
AA
555
55
AAA
90
Sixth
Addr
Data
Addr
Data
X1C
(Note 17)
X1E
(Note 17)
Program
AAA
AA
555
55
AAA
A0
PA
PD
AAA
AA
555
55
SA
25
SA
BC
PA
PD
WBL
PD
SA
29
AAA
AA
555
55
AAA
F0
Chip Erase
AAA
AA
555
55
AAA
80
AAA
AA
555
55
AAA
10
Sector Erase
AAA
AA
555
55
AAA
80
AAA
AA
555
55
SA
30
Unlock Bypass
AAA
AA
555
55
AAA
20
XXX
A0
PA
PD
XXX
00
XXX
90
XXX
B0
XXX
30
AA
98
Legend
X = Dont care
RA = Read Address of memory location to be read.
RD = Read Data read from location RA during read operation.
PA = Program Address. Addresses latch on falling edge of WE# or CE# pulse,
whichever happens later.
Notes
1. See Table 8.1 on page 17 for description of bus operations.
PD = Program Data for location PA. Data latches on rising edge of WE# or
CE# pulse, whichever happens first.
SA = Sector Address of sector to be verified (in autoselect mode) or erased.
Address bits A21A15 uniquely select any sector.
WBL = Write Buffer Location. Address must be within same write buffer page
as PA.
BC = Byte Count. Number of write buffer locations to load minus 1.
10. Refer to Table 8.9 on page 29, for data indicating Secured Silicon Sector
factory protect status.
3. Shaded cells indicate read cycles. All others are write cycles.
11. Data is 00h for an unprotected sector and 01h for a protected sector.
4. During unlock and command cycles, when lower address bits are 555 or
AAA as shown in table, address bits above A11 are dont care.
13. Command sequence resets device for next command after aborted writeto-buffer operation.
14. System may read and program in non-erasing sectors, or enter autoselect
mode, when in Erase Suspend mode. Erase Suspend command is valid
only during a sector erase operation.
15. Erase Resume command is valid only during Erase Suspend mode.
16. Command is valid when device is ready to read array data or when device
is in autoselect mode.
17. Refer to Table 8.9 on page 29, for individual Device IDs per device density
and model number.
53
D at a
S hee t
Volatile Sector
Protection
(DYB)
Global Volatile
Sector Protection
Freeze (PPB Lock)
Non-Volatile
Sector Protection
(PPB)
Password
Protection
Lock
Register
Bits
Command Sequence
(Notes)
Command Set Entry
(Note 5)
Program (Note 6)
Read (Note 6)
Command Set Exit
(Note 7)
Command Set Entry
(Note 5)
Program (Note 8)
Cycles
AAA
AA
555
55
2
1
XXX
00
A0
Data
XXX
Data
XXX
90
XXX
00
AAA
AA
555
XXX
00
07
00
05
Read (Note 9)
11
2nd/9th
Addr
Data
A0
PWAx
PWD0
01
PWD7
25
00
PWD5
06
40
6th
Addr Data
Addr
7th
Data
55
AAA
60
PWDx
PWD1
02
PWD2
03
PWD3
04
PWD4
05
PWD5
06
PWD6
03
PWD6
00
07
PWD0
PWD7
01
00
PWD1
29
02
PWD2
03
PWD3
04
PWD4
AAA
C0
AAA
50
AAA
E0
XX
90
XX
00
AAA
AA
555
55
XXX
A0
SA
00
XXX
80
00
30
SA
RD(0)
XXX
90
XXX
00
AAA
AA
555
55
XXX
A0
XXX
00
XXX
RD(0)
XXX
90
XX
00
AAA
AA
555
55
2
2
1
XXX
XXX
SA
A0
A0
RD(0)
SA
SA
00
01
XXX
90
XXX
00
Legend
X = Dont care.
RA = Address of the memory location to be read.
SA = Sector Address. Any address that falls within a specified sector. See
Tables 8.28.8 for sector address ranges.
Notes
1. All values are in hexadecimal.
PWA = Password Address. Address bits A1 and A0 are used to select each 16bit portion of the 64-bit entity.
PWD = Password Data.
RD(0) = DQ0 protection indicator bit. If protected, DQ0 = 0. If unprotected,
DQ0 = 1.
7. Exit command must be issued to reset the device into read mode; device
may otherwise be placed in an unknown state.
3. Address and data bits not specified in table, legend, or notes are dont
cares (each hex digit implies 4 bits of data).
8. Entire two bus-cycle sequence must be entered for each portion of the
password.
4. Writing incorrect address and data values or writing them in the improper
sequence may place the device in an unknown state. The system must
write the reset command to return the device to reading array data.
54
10. Password may be unlocked or read in any order. Unlocking requires the full
password (all seven cycles).
11. ACC must be at VIH when setting PPB or DYB.
12. All PPB Erase command pre-programs all PPBs before erasure to prevent
over-erasure.
Data
She et
55
D at a
S hee t
Read DQ15DQ0
Addr = VA
DQ7 = Data?
Yes
No
No
DQ5 = 1?
Yes
Read DQ15DQ0
Addr = VA
DQ7 = Data?
Yes
No
FAIL
PASS
Notes
1. VA = Valid address for programming. During a sector erase operation, a valid address is any sector address within the sector being
erased. During chip erase, a valid address is any non-protected sector address.
2. DQ7 should be rechecked even if DQ5 = 1 because DQ7 may change simultaneously with DQ5.
56
Data
She et
57
D at a
S hee t
START
Read DQ7DQ0
Read DQ7DQ0
Toggle Bit
= Toggle?
No
Yes
No
DQ5 = 1?
Yes
Read DQ7DQ0
Twice
Toggle Bit
= Toggle?
No
Yes
Program/Erase
Operation Not
Complete, Write
Reset Command
Program/Erase
Operation Complete
Note
The system should recheck the toggle bit even if DQ5 = 1 because the toggle bit may stop toggling as DQ5 changes to 1. See the
subsections on DQ6 and DQ2 for more information.
58
Data
She et
Figure 10.6 on page 58 shows the toggle bit algorithm in flowchart form. Figure 15.9 on page 70 shows the
toggle bit timing diagram. Figure 15.10 on page 70 shows the differences between DQ2 and DQ6 in graphical
form.
59
D at a
S hee t
Write-toBuffer
DQ7
(Note 2)
DQ6
DQ5
(Note 1)
DQ3
DQ2
(Note 2)
DQ1
RY/BY#
DQ7#
Toggle
N/A
No toggle
Toggle
Toggle
N/A
Program-Suspended
Sector
Data
Non-Program
Suspended Sector
Erase-Suspended Sector
No toggle
Non-Erase Suspended
Sector
N/A
Toggle
N/A
Data
1
1
Erase-Suspend-Program
(Embedded Program)
DQ7#
Toggle
N/A
N/A
N/A
Busy (Note 3)
DQ7#
Toggle
N/A
N/A
Abort (Note 4)
DQ7#
Toggle
N/A
N/A
Notes
1. DQ5 switches to 1 when an Embedded Program, Embedded Erase, or Write-to-Buffer operation exceeded the maximum timing limits. Refer to the section on
DQ5 for more information.
2. DQ7 and DQ2 require a valid address when reading status information. Refer to the appropriate subsection for further details.
3. The Data# Polling algorithm should be used to monitor the last loaded write-buffer address location.
4. DQ1 switches to 1 when the device aborts the write-to-buffer operation.
60
Data
She et
Rating
65C to +150C
65C to +125C
VCC (Note 1)
0.5 V to +4.0 V
0.5 V to +12.5 V
0.5 V to VCC+0.5 V
(Note 3)
200 mA
Notes
1. Minimum DC voltage on input or I/Os is 0.5 V. During voltage transitions, inputs or I/Os may overshoot VSS to 2.0 V for periods of up to
20 ns. See Figure 11.1. Maximum DC voltage on input or I/Os is VCC + 0.5 V. During voltage transitions, input or I/O pins may overshoot
to VCC + 2.0 V for periods up to 20 ns. See Figure 11.2.
2. Minimum DC input voltage on pins A9, OE#, ACC, and RESET# is 0.5 V. During voltage transitions, A9, OE#, ACC, and RESET# may
overshoot VSS to 2.0 V for periods of up to 20 ns. See Figure 11.1. Maximum DC input voltage on pin A9, OE#, ACC, and RESET# is
+12.5 V which may overshoot to +14.0V for periods up to 20 ns.
3. No more than one output may be shorted to ground at a time. Duration of the short circuit should not be greater than one second.
4. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only;
functional operation of the device at these or any other conditions above those indicated in the operational sections of this data sheet is not
implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability.
20 ns
+0.8 V
0.5 V
2.0 V
20 ns
20 ns
Range
40C to +85C
+2.7 V to +3.6 V
VIO
+1.65 to +3.6 V
Notes
1. Operating ranges define those limits between which the functionality of the device is guaranteed.
2. VIO input voltage always must be lower than VCC input voltage.
61
D at a
S hee t
13. DC Characteristics
Table 13.1 DC Characteristics, CMOS Compatible
Parameter
Symbol
Test Conditions
Min
ILIT
ILO
ICC2
Max
#WP/ACC: 2.0 A
ILI
ICC1
Typ
Others: 1.0 A
Unit
A
35
1.0
10
25
30
45
50
10
20
mA
mA
ICC3
50
60
mA
ICC4
ICC5
ICC6
IACC
WP#/
ACC
10
20
mA
VCC
50
60
mA
VIL
0.1
0.3 x VIO
VIH
0.7 VIO
VIO + 0.3
VHH
11.5
12.5
VID
11.5
12.5
VOL
IOL = 100 A
0.15 x VIO
IOH = 100 A
VOH1
VOH2
VLKO
0.85
VIO
2.3
V
2.5
Notes
1. ICC current listed is typically less than 2 mA/MHz, with OE# at VIH.
2. ICC active while Embedded Erase, Embedded Program, or Write Buffer Programming is in progress.
3. Not 100% tested.
4. Automatic sleep mode enables the low power mode when addresses remain stable for tACC + 30 ns.
5. VIO = 1.651.95 V or 2.73.6 V.
6. VCC = 3 V and VIO = 3 V or 1.8 V. When VIO is at 1.8 V, I/Os cannot operate at 3 V.
62
Data
She et
2.7 k
Device
Under
Test
CL
6.2 k
Note
Diodes are IN3064 or equivalent.
All Speeds
Output Load
Output Load Capacitance, CL
(including jig capacitance)
Input Rise and Fall Times
30
pF
ns
0.0 or VIO
0.5 VIO
0.5 VIO
14.1
Unit
1 TTL gate
Inputs
Outputs
Steady
Changing from H to L
Changing from L to H
Input
0.5 VIO
Measurement Level
0.5 VIO
Output
0.0 V
63
D at a
S hee t
15. AC Characteristics
Table 15.1 Read-Only Operations
Parameter
Speed Options
JEDEC
Std.
tAVAV
tRC
tAVQV
tACC
tELQV
tCE
tPACC
Description
Test Setup
90
110
Unit
Min
90
110
ns
Max
90
110
ns
OE# = VIL
Max
90
110
ns
VIO = VCC = 3 V
tGLQV
tOE
VIO = VCC = 3 V
VIO = 1.8 V, VCC = 3 V
Max
Max
25
25
30
25
25
30
ns
ns
tEHQZ
tDF
Max
20
ns
tGHQZ
tDF
Max
20
ns
tAXQX
tOH
Min
ns
Read
Min
ns
tOEH
Toggle and
Data# Polling
Min
10
ns
(Note 1)
Notes
1. Not 100% tested.
2. See Figure 14.1 on page 63 and Table 14.1 on page 63 for test specifications.
tVCS
VCC
VCC min
VIH
RESET#
tRH
CE#
64
Data
She et
tRC
Addresses Stable
Addresses
tACC
CE#
tRH
tRH
tDF
tOE
OE#
tOEH
WE#
tCE
tOH
HIGH Z
HIGH Z
Output Valid
Outputs
RESET#
RY/BY#
0V
Same Page
A23-A2
A1-A0*
Aa
Ab
tPACC
tACC
Data Bus
Qa
Ad
Ac
tPACC
Qb
tPACC
Qc
Qd
CE#
OE#
Note
* Figure shows device in word mode. Addresses are A1A-1 for byte mode.
65
D at a
S hee t
Std.
Description
Unit
tReady
RESET# Pin Low (During Embedded Algorithms) to Read Mode (See Note)
Max
20
tReady
Max
500
ns
tRP
Min
500
ns
tRH
Min
50
ns
tRPD
Min
20
tRB
Min
ns
Note
Not 100% tested.
RY/BY#
CE#, OE#
tRH
RESET#
tRP
tReady
Reset Timings NOT during Embedded Algorithms
Reset Timings during Embedded Algorithms
tReady
RY/BY#
tRB
CE#, OE#
tRH
RESET#
tRP
Notes
1. Not 100% tested.
2. See the Erase And Programming Performance on page 73 for more information.
3. For 116 words/132 bytes programmed.
66
Data
She et
Speed Options
JEDEC
Std.
tAVAV
tWC
Description
Min
90
110
90
110
Unit
tAVWL
tAS
Min
ns
tASO
Min
15
ns
ns
ns
tAH
Min
45
tAHT
Address Hold Time From CE# or OE# high during toggle bit polling
Min
ns
tDVWH
tDS
Min
35
ns
tWHDX
tDH
Min
ns
tWLAX
tCEPH
Min
20
ns
tOEPH
Min
20
ns
tGHWL
tGHWL
Min
ns
tELWL
tCS
Min
ns
tWHEH
tCH
Min
ns
tWLWH
tWP
Min
35
ns
tWHDL
tWPH
Min
30
ns
Typ
240
Typ
60
Typ
54
tWHWH1
tWHWH2
tWHWH1
tWHWH2
Typ
0.5
sec
tVHH
Min
250
ns
tVCS
Min
tBUSY
Min
50
90
s
110
ns
Notes
1. Not 100% tested.
2. See the Erase And Programming Performance on page 73 for more information.
3. For 116 words/132 bytes programmed.
4. If a program suspend command is issued within tPOLL, the device requires tPOLL before reading status data, once programming resumes (that is, the program
resume command is written). If the suspend command was issued after tPOLL, status data is available immediately after programming resumes. See Figure 15.5
on page 68.
67
D at a
S hee t
tWC
555h
Addresses
PA
PA
PA
tAH
CE#
tCH
OE#
tWP
WE#
tWPH
tCS
tDS
tWHWH1
tDH
A0h
Data
PD
Status
DOUT
tBUSY
tRB
RY/BY#
VCC
tVCS
Notes
1. PA = program address, PD = program data, DOUT is the true data at the program address.
2. Illustration shows device in word mode.
VHH
HH
ACC
68
VILIL or VIH
IH
VILIL or VIH
IH
tVHH
VHH
tVHH
VHH
Data
She et
tWC
2AAh
Addresses
VA
SA
VA
tAH
CE#
tCH
OE#
tWP
WE#
tWPH
tCS
tWHWH2
tDS
tDH
Data
55h
In
Progress
30h
Complete
tBUSY
tRB
RY/BY#
tVCS
VCC
Notes
1. SA = sector address (for Sector Erase), VA = Valid Address for reading status data (see Write Operation Status on page 55.)
2. Illustration shows device in word mode.
VA
tPOLL
VA
VA
tACC
tCE
CE#
tCH
tOE
OE#
tOEH
tDF
WE#
tOH
High Z
DQ7
Complement
Complement
DQ0DQ6
Status Data
Status Data
True
Valid Data
High Z
True
Valid Data
tBUSY
RY/BY#
Note
VA = Valid address. Illustration shows first status cycle after command sequence, last status read cycle, and array data read cycle.
69
D at a
S hee t
tAS
Addresses
tAHT
tASO
CE#
tCEPH
tOEH
WE#
tOEPH
OE#
tDH
DQ6 / DQ2
tCE
Valid
Status
Valid
Status
Valid
Status
(first read)
(second read)
(stops toggling)
Valid Data
Valid Data
RY/BY#
Note
VA = Valid address; not required for DQ6. Illustration shows first two status cycle after command sequence, last status read cycle, and array
data read cycle.
Erase
Suspend
Erase
Enter Erase
Suspend Program
Erase Suspend
Read
Erase
Suspend
Program
Erase
Resume
Erase Suspend
Read
Erase
Erase
Complete
DQ6
DQ2
Note
DQ2 toggles only when read at an address within an erase-suspended sector. The system may use OE# or CE# to toggle DQ2 and DQ6.
70
Data
She et
Speed Options
JEDEC
Std.
tAVAV
tWC
Description
Min
90
110
Unit
90
110
ns
tAVWL
tAS
Min
ns
tELAX
tAH
Min
45
ns
tDVEH
tDS
Min
45
ns
tEHDX
tDH
Min
ns
tGHEL
tGHEL
Min
ns
tWLEL
tWS
Min
ns
tEHWH
tWH
Min
ns
tELEH
tCP
Min
35
ns
tEHEL
tCPH
Min
30
ns
Typ
240
Typ
60
Typ
54
tWHWH1
tWHWH2
tWHWH1
tWHWH2
Typ
0.5
sec
tRH
Min
50
ns
Notes
1. Not 100% tested.
2. See the Erase And Programming Performance on page 73 for more information.
3. For 116 words/132 bytes programmed.
4. If a program suspend command is issued within tPOLL, the device requires tPOLL before reading status data, once programming resumes (that is, the program
resume command is written). If the suspend command was issued after tPOLL, status data is available immediately after programming resumes. See Figure 15.11
on page 72.
71
D at a
S hee t
Data# Polling
PA
Addresses
tWC
tAS
tAH
tWH
WE#
tGHEL
OE#
tWHWH1 or 2
tCP
CE#
tWS
tCPH
tBUSY
tDS
tDH
DQ7#
Data
tRH
DOUT
RESET#
RY/BY#
Notes
1. Figure indicates last two bus cycles of a program or erase operation.
2. PA = program address, SA = sector address, PD = program data.
3. DQ7# is the complement of the data written to the device. DOUT is the data written to the device.
4. Illustration shows device in word mode.
72
Data
She et
Typ (Note 1)
Max
(Note 2)
0.5
3.5
S29GL032N
32
64
S29GL064N
64
128
240
200
S29GL032N
31.5
S29GL064N
63
Unit
Comments
sec
Excludes 00h
programming prior
to erasure
(Note 6)
sec
Excludes system
level overhead
(Note 7)
Notes
1. Typical program and erase times assume the following conditions: 25C, VCC = 3.0V, 10,000 cycles; checkerboard data pattern.
2. Under worst case conditions of 90C; Worst case VCC, 100,000 cycles.
Parameter Description
Test Setup
CIN
Input Capacitance
VIN = 0
COUT
Output Capacitance
VOUT = 0
CIN2
VIN = 0
CIN3
VIN = 0
Typ
Max
Unit
TSOP
10
pF
BGA
TBD
TBD
pF
TSOP
12
pF
BGA
TBD
TBD
pF
TSOP
10
pF
BGA
TBD
TBD
pF
TSOP
27
30
pF
BGA
TBD
TBD
pF
Notes
1. Sampled, not 100% tested.
2. Test conditions TA = 25C, f = 1.0 MHz.
73
D at a
S hee t
0.10 C
SEE DETAIL B
-A-
-BE 5
e
9
N
+1
2
N
2
D1
D
A1
C
SEATING
PLANE
B
A
SEE DETAIL A
7
WITH PLATING
(c)
c1
b1
BASE METAL
R
c
e/2
SECTION B-B
GAGE LINE
0.25MM (0.0098") BSC
-X-
PARALLEL TO
SEATING PLANE
X = A OR B
DETAIL A
74
Package
TS 048
Jedec
MO-142 (B) EC
Symbol
A
A1
A2
b1
b
c1
c
D
D1
E
e
L
0
R
N
MAX
1.20
0.15
0.05
1.05
1.00
0.95
0.20
0.23
0.17
0.27
0.22
0.17
0.16
0.10
0.21
0.10
19.80 20.00 20.20
18.30 18.40 18.50
11.90 12.00 12.10
0.50 BASIC
0.70
0.50
0.60
3
5
0
0.20
0.08
48
MIN
NOM
DETAIL B
NOTES:
1
NOT APPLICABLE.
TO BE DETERMINED AT THE SEATING PLANE -C- . THE SEATING PLANE IS DEFINED AS THE PLANE OF
CONTACT THAT IS MADE WHEN THE PACKAGE LEADS ARE ALLOWED TO REST FREELY ON A FLAT
HORIZONTAL SURFACE.
DIMENSION b DOES NOT INCLUDE DAMBAR PROTUSION. ALLOWABLE DAMBAR PROTUSION SHALL BE
0.08 (0.0031") TOTAL IN EXCESS OF b DIMENSION AT MAX. MATERIAL CONDITION. MINIMUM SPACE
BETWEEN PROTRUSION AND AN ADJACENT LEAD TO BE 0.07 (0.0028").
THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10MM (.0039") AND
0.25MM (0.0098") FROM THE LEAD TIP.
LEAD COPLANARITY SHALL BE WITHIN 0.10MM (0.004") AS MEASURED FROM THE SEATING PLANE.
Data
17.2
She et
2X (N/2 TIPS)
2X
0.10
0.10
A2
SEE DETAIL B
B
1
E 5
N
+1
2
N
2
D1
0.25
9
A1
D
2X (N/2 TIPS)
C
SEATING
PLANE
B
A
N
+1
2
N
2
SEE DETAIL A
0.08MM
(0.0031")
C A-B S
7
WITH PLATING
(c)
c1
b1
SECTION B-B
BASE METAL
R
(c)
e/2
GAUGE PLANE
PARALLEL TO
SEATING PLANE
X = A OR B
DETAIL A
Package
TS 056
Jedec
MO-142 (D) EC
Symbol
A
A1
A2
b1
b
c1
c
D
D1
E
e
L
0
R
N
MAX
1.20
0.15
0.05
1.05
1.00
0.95
0.20
0.23
0.17
0.27
0.22
0.17
0.16
0.10
0.21
0.10
19.80 20.00 20.20
18.30 18.40 18.50
13.90 14.00 14.10
0.50 BASIC
0.70
0.50
0.60
8
0
0.20
0.08
56
MIN
NOM
DETAIL B
NOTES:
1
PIN 1 IDENTIFIER FOR REVERSE PIN OUT (DIE DOWN), INK OR LASER MARK.
TO BE DETERMINED AT THE SEATING PLANE -C- . THE SEATING PLANE IS DEFINED AS THE PLANE OF
CONTACT THAT IS MADE WHEN THE PACKAGE LEADS ARE ALLOWED TO REST FREELY ON A FLAT
HORIZONTAL SURFACE.
DIMENSION b DOES NOT INCLUDE DAMBAR PROTUSION. ALLOWABLE DAMBAR PROTUSION SHALL BE
0.08 (0.0031") TOTAL IN EXCESS OF b DIMENSION AT MAX. MATERIAL CONDITION. MINIMUM SPACE
BETWEEN PROTRUSION AND AN ADJACENT LEAD TO BE 0.07 (0.0028").
THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10MM (.0039") AND
0.25MM (0.0098") FROM THE LEAD TIP.
LEAD COPLANARITY SHALL BE WITHIN 0.10mm (0.004") AS MEASURED FROM THE SEATING PLANE.
3356 \ 16-038.10c
75
D at a
17.3
S hee t
(4X)
D1
6
5
e
4
SE
E1
3
2
1
H
PIN A1
CORNER
INDEX MARK
10
SD
A1 CORNER
0.08 M C
TOP VIEW
0.15 M C A B
BOTTOM VIEW
0.10 C
A2
A
SEATING PLANE
A1
0.08 C
SIDE VIEW
NOTES:
PACKAGE
VBK 048
JEDEC
N/A
MIN
NOM
MAX
---
---
1.00
A1
0.18
---
---
A2
0.62
---
0.76
8.15 BSC.
BODY SIZE
6.15 BSC.
BODY SIZE
5.60 BSC.
BALL FOOTPRINT
E1
4.00 BSC.
BALL FOOTPRINT
MD
ME
48
---
0.43
BALL DIAMETER
0.80 BSC.
BALL PITCH
SD / SE
0.40 BSC.
---
D1
0.35
BODY THICKNESS
4.
8. NOT USED.
9. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED
BALLS.
10 A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK
MARK, METALLIZED MARK INDENTATION OR OTHER MEANS.
3338 \ 16-038.25 \ 10.05.04
76
Data
17.4
She et
77
D at a
S hee t
Description
64-ball Fortified BGA (LAA 064) figure: Changed inputs for balls F1 and F7.
Removed regulated VCC range and replaced 90 ns with 110 ns for low VIO option
Added Note 4 to PACKAGE MATERIAL SET Standard option
Corrected a table
CFI Table
Command Definitions (x16 mode) Table Corrected addresses for Program operation
Command Definitions (x8 mode) Table
78
Data
She et
Colophon
The products described in this document are designed, developed and manufactured as contemplated for general use, including without
limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as
contemplated (1) for any use that includes fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the
public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility,
aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for
any use where chance of failure is intolerable (i.e., submersible repeater and artificial satellite). Please note that Spansion will not be liable to
you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor
devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design
measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal
operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under
the Foreign Exchange and Foreign Trade Law of Japan, the US Export Administration Regulations or the applicable laws of any other country,
the prior authorization by the respective government entity will be required for export of those products.
Trademarks and Notice
The contents of this document are subject to change without notice. This document may contain information on a Spansion product under
development by Spansion. Spansion reserves the right to change or discontinue work on any product without notice. The information in this
document is provided as is without warranty or guarantee of any kind as to its accuracy, completeness, operability, fitness for particular purpose,
merchantability, non-infringement of third-party rights, or any other warranty, express, implied, or statutory. Spansion assumes no liability for any
damages of any kind arising out of the use of the information in this document.
Copyright 2007 Spansion Inc. All rights reserved. Spansion, the Spansion Logo, MirrorBit, MirrorBit Eclipse, ORNAND, HD-SIM and
combinations thereof, are trademarks of Spansion LLC in the US and other countries. Other names used are for informational purposes only
and may be trademarks of their respective owners.
79