Icl7660 PDF
Icl7660 PDF
Icl7660 PDF
Data Sheet
FN3072.7
Features
Applications
On Board Negative Supply for Dynamic RAMs
Localized Processor (8080 Type) Negative Supplies
Inexpensive Negative Supplies
Data Acquisition Systems
Pinouts
ICL7660, ICL7660A
(8 LD PDIP, SOIC)
TOP VIEW
NC
V+
CAP+
OSC
GND
LV
CAP-
VOUT
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc.
Copyright Intersil Americas Inc. 1999-2004, 2005. All Rights Reserved
All other trademarks mentioned are the property of their respective owners.
ICL7660, ICL7660A
Ordering Information
PART NUMBER
PACKAGE
PKG. DWG. #
ICL7660CBA*
7660CBA
0 to 70
8 Ld SOIC (N)
M8.15
7660CBAZ
0 to 70
M8.15
7660CBAZ
0 to 70
M8.15
ICL7660CPA
7660CPA
0 to 70
8 Ld PDIP
E8.3
7660CPAZ
0 to 70
8 Ld PDIP** (Pb-free)
E8.3
ICL7660ACBA*
7660ACBA
0 to 70
8 Ld SOIC (N)
M8.15
7660ACBAZ
0 to 70
M8.15
ICL7660ACPA
7660ACPA
0 to 70
8 Ld PDIP
E8.3
7660ACPAZ
0 to 70
8 Ld PDIP** (Pb-free)
E8.3
ICL7660AIBA*
7660AIBA
-40 to 85
8 Ld SOIC (N)
M8.15
7660AIBAZ
-40 to 85
M8.15
FN3072.7
October 10, 2005
ICL7660, ICL7660A
C
Thermal Information
Supply Voltage
ICL7660 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +10.5V
ICL7660A . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . +13.0V
LV and OSC Input Voltage . . . . . . -0.3V to (V+ +0.3V) for V+ < 5.5V
(Note 2) . . . . . . . . . . . . . . (V+ -5.5V) to (V+ +0.3V) for V+ > 5.5V
Current into LV (Note 2) . . . . . . . . . . . . . . . . . . . 20A for V+ > 3.5V
Output Short Duration (VSUPPLY 5.5V) . . . . . . . . . . . . Continuous
PDIP Package* . . . . . . . . . . . . . . . . . .
110
N/A
SOIC Package . . . . . . . . . . . . . . . . . . .
160
N/A
Maximum Storage Temperature Range . . . . . . . . . . . -65C to 150C
Maximum Lead Temperature (Soldering, 10s). . . . . . . . . . . . . 300C
(SOIC - Lead Tips Only)
Operating Conditions
*Pb-free PDIPs can be used for through hole wave solder processing
only. They are not intended for use in Reflow solder processing
applications.
Temperature Range
ICL7660C, ICL7660AC. . . . . . . . . . . . . . . . . . . . . . . . 0C to 70C
ICL7660AI . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .-40C to 85C
JA (C/W)
JC (C/W)
CAUTION: Stresses above those listed in Absolute Maximum Ratings may cause permanent damage to the device. This is a stress only rating and operation of the
device at these or any other conditions above those indicated in the operational sections of this specification is not implied.
NOTE:
1. JA is measured with the component mounted on an evaluation PC board in free air.
Electrical Specifications
PARAMETER
SYMBOL
TEST CONDITIONS
RL =
ICL7660A
MIN
TYP
MAX
MIN
TYP
MAX UNITS
170
500
80
165
VL+
1.5
3.5
1.5
3.5
VH+
3.0
10.0
12
ROUT
55
100
60
100
120
120
150
120
300
300
400
10
10
kHz
RL = 5k
95
98
96
98
VOUT EF
RL =
97
99.9
99
99.9
ZOSC
V+ = 2V
1.0
V = 5V
100
Supply Current
I+
Oscillator Frequency
fOSC
Power Efficiency
PEF
ICL7660A, V+ = 3V, TA = 25C, OSC = Free running, Test Circuit Figure 11, Unless Otherwise Specified
Supply Current (Note 3)
I+
ROUT
fOSC
V+ = 3V, RL = , 25C
26
100
125
125
97
150
200
200
V+ = 3V (same as 5V conditions)
5.0
kHz
3.0
kHz
3.0
kHz
FN3072.7
October 10, 2005
ICL7660, ICL7660A
Electrical Specifications
PARAMETER
SYMBOL
TEST CONDITIONS
VOUTEFF V+ = 3V, RL =
Power Efficiency
PEFF
ICL7660A
MIN
TYP
MAX
MIN
TYP
MAX UNITS
99
99
V+ = 3V, RL = 5k
96
95
NOTES:
2. Connecting any input terminal to voltages greater than V+ or less than GND may cause destructive latchup. It is recommended that no inputs
from sources operating from external supplies be applied prior to power up of the ICL7660, ICL7660A.
3. Derate linearly above 50C by 5.5mW/C.
4. In the test circuit, there is no external capacitor applied to pin 7. However, when the device is plugged into a test socket, there is usually a very
small but finite stray capacitance present, of the order of 5pF.
5. The Intersil ICL7660A can operate without an external diode over the full temperature and voltage range. This device will function in existing
designs which incorporate an external diode with no degradation in overall circuit performance.
VOLTAGE
LEVEL
TRANSLATOR
CAP-
VOUT
OSC
LV
VOLTAGE
REGULATOR
LOGIC
NETWORK
10
10K
0
-55
-25
25
50
100
TEMPERATURE (C)
125
TA = 25C
1000
100
10
FN3072.7
October 10, 2005
ICL7660, ICL7660A
Typical Performance Curves
IOUT = 1mA
300
250
200
V+ = +2V
150
100
50
V+ = 5V
0
-55
-25
25
50
75
100
125
100
TA = 25C
98
IOUT = 1mA
96
94
92
IOUT = 15mA
90
88
86
84
82
V+ = +5V
80
100
TEMPERATURE (C)
20
1K
100
V+ = 5V
TA = 25C
10
1.0
10
100
COSC (pF)
1000
OUTPUT VOLTAGE
2
1
0
-1
-2
-3
SLOPE 55
10
12
10
8
6
-50
V+ = +5V
-25
25
50
75
100
20
30
40
50
LOAD CURRENT IL (mA)
60
70
80
125
V+ = +5V
14
100
100
-5
16
TEMPERATURE (C)
TA = 25C
-4
18
10K
10K
10K
1K
OSC. FREQUENCY fOSC (Hz)
90
PEFF
90
I+
80
80
70
70
60
60
50
50
40
40
30
30
20
10
0
20
TA = 25C
10
V+ = +5V
0
10
20
30
40
LOAD CURRENT IL (mA)
50
60
350
FN3072.7
October 10, 2005
ICL7660, ICL7660A
Typical Performance Curves
100
POWER CONVERSION EFFICIENCY (%)
TA = 25C
V+ = 2V
OUTPUT VOLTAGE
+1
-1
SLOPE 150
-2
3
4
5
LOAD CURRENT IL (mA)
20.0
90
18.0
I+
80
16.0
PEFF
70
14.0
60
12.0
50
10.0
40
8.0
30
6.0
20
10
0
4.0
TA = 25C
2.0
V+ = 2V
0
1.5
3.0
4.5
6.0
7.5
9.0
+2
NOTE:
6. These curves include in the supply current that current fed directly into the load RL from the V+ (See Figure 11). Thus, approximately half the
supply current goes directly to the positive side of the load, and the other half, through the ICL7660/ICL7660A, to the negative side of the load.
Ideally, VOUT 2VIN, IS 2IL, so VIN x IS VOUT x IL.
IS V+
1
2
C1 +
10F
8
ICL7660
ICL7660A
(+5V)
IL
6
5
RL
COSC
(NOTE)
-VOUT
C2 10F +
NOTE: For large values of COSC (>1000pF) the values of C1 and C2 should be increased to 100F.
FIGURE 11. ICL7660, ICL7660A TEST CIRCUIT
Detailed Description
The ICL7660 and ICL7660A contain all the necessary
circuitry to complete a negative voltage converter, with the
exception of 2 external capacitors which may be inexpensive
10F polarized electrolytic types. The mode of operation of
the device may be best understood by considering Figure
12, which shows an idealized negative voltage converter.
Capacitor C1 is charged to a voltage, V+, for the half cycle
when switches S1 and S3 are closed. (Note: Switches S2
and S4 are open during this half cycle.) During the second
half cycle of operation, switches S2 and S4 are closed, with
S1 and S3 open, thereby shifting capacitor C1 negatively by
V+ volts. Charge is then transferred from C1 to C2 such that
the voltage on C2 is exactly V+, assuming ideal switches and
no load on C2 . The ICL7660 approaches this ideal situation
more closely than existing non-mechanical circuits.
6
FN3072.7
October 10, 2005
ICL7660, ICL7660A
The voltage regulator portion of the ICL7660 and ICL7660A is
an integral part of the anti-latchup circuitry, however its inherent
voltage drop can degrade operation at low voltages. Therefore,
to improve low voltage operation the LV pin should be
connected to GROUND, disabling the regulator. For supply
voltages greater than 3.5V the LV terminal must be left open to
insure latchup proof operation, and prevent device damage.
8
S1
S2
VIN
C1
3
C2
S4
S3
VOUT = -VIN
V+
1
2
10F
RO
ICL7660
ICL7660A
VOUT
V+
+
10F
VOUT = - V+
FN3072.7
October 10, 2005
ICL7660, ICL7660A
t1
t2
B
0
V
A
-(V+)
8
ICL7660
ICL7660A
1
C1
8
RL
ICL7660
ICL7660A
n
5
C2
+
3
8
ICL7660
ICL7660A
1
6
5
2
10F
8
ICL7660
ICL7660A
n
7
6
4
10F
VOUT = - nV+
5
10F
+
Typical Applications
(fPUMP) (C1)
(fPUMP =
fOSC
2
+ ESRC2
, RSWX = MOSFET switch resistance)
RO
2 (RSW) +
1
(fPUMP) (C1)
+ 4 (ESRC1) + ESRC2
FN3072.7
October 10, 2005
ICL7660, ICL7660A
every cycle. In a typical application where fOSC = 10kHz and
C = C1 = C2 = 10F:
1
RO 2 (23) +
(5 103) (10-5)
+ 4 (ESRC1) + ESRC2
RO 46 + 20 + 5 (ESRC)
Since the ESRs of the capacitors are reflected in the output
impedance multiplied by a factor of 5, a high value could
potentially swamp out a low 1/(fPUMP C1) term, rendering an
increase in switching frequency or filter capacitance ineffective.
Typical electrolytic capacitors may have ESRs as high as 10.
1
RO 2 (23) +
(5 103) (10-5)
+ 4 (ESRC1) + ESRC2
RO/ 46 + 20 + 5 (ESRC)
Since the ESRs of the capacitors are reflected in the output
impedance multiplied by a factor of 5, a high value could
potentially swamp out a low 1/(fPUMP C1) term, rendering an
increase in switching frequency or filter capacitance ineffective.
Typical electrolytic capacitors may have ESRs as high as 10.
Output Ripple
ESR also affects the ripple voltage seen at the output. The
total ripple is determined by 2 voltages, A and B, as shown in
Figure 14. Segment A is the voltage drop across the ESR of
C2 at the instant it goes from being charged by C1 (current
flow into C2) to being discharged through the load (current
flowing out of C2). The magnitude of this current change is
2 IOUT, hence the total drop is 2 IOUT eSRC2V. Segment
B is the voltage change across C2 during time t2 , the half of
the cycle when C2 supplies current to the load. The drop at B
is lOUT t2/C2V. The peak-to-peak ripple voltage is the sum
of these voltage drops:
VRIPPLE
1
2 (fPUMP) (C2) + 2 (ESR )
C2
IOUT
Paralleling Devices
Any number of ICL7660 and ICL7660A voltage converters
may be paralleled to reduce output resistance. The reservoir
capacitor, C2 , serves all devices while each device requires
its own pump capacitor, C1 . The resultant output resistance
would be approximately:
ROUT (of ICL7660/ICL7660A)
n (number of devices)
3
4
8
ICL7660
ICL7660A
V+
1k
CMOS
GATE
7
6
5
ROUT =
Cascading Devices
VOUT
10F
FN3072.7
October 10, 2005
ICL7660, ICL7660A
V+
C1
ICL7660
ICL7660A
COSC
2
+
6
5
VOUT
C1
8
ICL7660
ICL7660A
C2
3
4
D2
VOUT =
(2V+) - (2VF)
C4
Voltage Splitting
The bidirectional characteristics can also be used to split a
higher supply in half, as shown in Figure 21. The combined
load will be evenly shared between the two sides. Because
the switches share the load in parallel, the output impedance
is much lower than in the standard circuits, and higher
currents can be drawn from the device. By using this circuit,
and then the circuit of Figure 16, +15V can be converted (via
+7.5, and -7.5) to a nominal -15V, although with rather high
series output resistance (~250).
V+
C1
50F
D1
D2
C2
RL1
8
ICL7660
ICL7660A
C3
V+
D1
VOUT =
- (nVIN - VFDX)
V+
VOUT = V+ - V2
RL2
50F
2
+
3
8
ICL7660
ICL7660A
4
C2
7
6
5
+
50F
V-
10
FN3072.7
October 10, 2005
ICL7660, ICL7660A
Other Applications
50K
+8V
56K
+8V
100
50K
10F
+
100K
ICL7611
+
1
2
ICL8069
100F
8
ICL7660
ICL7660A
800K
7
6
5
250K
VOLTAGE
ADJUST
VOUT
100F
+
11
16
15
1
2
10F
3
4
RS232
DATA
OUTPUT
+5V
-5V
8
ICL7660
ICL7660A
IH5142
13
5
10F
14
All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems.
Intersil Corporations quality certifications can be viewed at www.intersil.com/design/quality
Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without
notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and
reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result
from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.
For information regarding Intersil Corporation and its products, see www.intersil.com
11
FN3072.7
October 10, 2005