DS1220Y 16k Nonvolatile SRAM: Features Pin Assignment
DS1220Y 16k Nonvolatile SRAM: Features Pin Assignment
DS1220Y 16k Nonvolatile SRAM: Features Pin Assignment
FEATURES
10 years minimum data retention in the absence of external power Data is automatically protected during power loss Directly replaces 2k x 8 volatile static RAM or EEPROM Unlimited write cycles Low-power CMOS JEDEC standard 24-pin DIP package Read and write access times as fast as 100 ns Full 10% operating range Optional industrial temperature range of -40C to +85C, designated IND
PIN ASSIGNMENT
A7 A6 A5 A4 A3 A2 A1 A0 DQ0 DQ1 DQ2 GND 1 2 3 4 5 6 7 8 9 10 11 12 24 23 22 21 20 19 18 17 16 15 14 13 VCC A8 A9 WE OE A10 CE DQ7 DQ6 DQ5 DQ4 DQ3
PIN DESCRIPTION
A0-A10 DQ0-DQ7 CE WE OE VCC GND - Address Inputs - Data In/Data Out - Chip Enable - Write Enable - Output Enable - Power (+5V) - Ground
DESCRIPTION
The DS1220Y 16k Nonvolatile SRAM is a 16,384-bit, fully static, nonvolatile RAM organized as 2048 words by 8 bits. Each NV SRAM has a self-contained lithium energy source and control circuitry which constantly monitors VCC for an out-of-tolerance condition. When such a condition occurs, the lithium energy source is automatically switched on and write protection is unconditionally enabled to prevent data corruption. The NV SRAM can be used in place of existing 2k x 8 SRAMs directly conforming to the popular bytewide 24-pin DIP standard. The DS1220Y also matches the pinout of the 2716 EPROM or the 2816 EEPROM, allowing direct substitution while enhancing performance. There is no limit on the number of write cycles that can be executed and no additional support circuitry is required for microprocessor interfacing.
1 of 8
081506
DS1220Y
READ MODE
The DS1220Y executes a read cycle whenever WE (Write Enable) is inactive (high) and CE (Chip Enable) and OE (Output Enable) are active (low). The unique address specified by the 11 address inputs (A0-A10) defines which of the 2048 bytes of data is to be accessed. Valid data will be available to the eight data output drivers within tACC (Access Time) after the last address input signal is stable, providing that CE and OE access times are also satisfied. If CE and OE access times are not satisfied, then data access must be measured from the later-occurring signal and the limiting parameter is either tCO for CE or tOE for OE rather than address access.
WRITE MODE
The DS1220Y executes a write cycle whenever the WE and CE signals are active (low) after address inputs are stable. The later-occurring falling edge of CE or WE will determine the start of the write cycle. The write cycle is terminated by the earlier rising edge of CE or WE . All address inputs must be kept valid throughout the write cycle. WE must return to the high state for a minimum recovery time (tWR) before another cycle can be initiated. The OE control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output drivers are enabled ( CE and OE active) then WE will disable the outputs in tODW from its falling edge.
2 of 8
DS1220Y
This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability.
DC ELECTRICAL CHARACTERISTICS
mA mA mA mA mA mA V
CAPACITANCE
PARAMETER Input Capacitance Input/Output Capacitance
(T A = 25C)
UNITS pF pF NOTES
3 of 8
DS1220Y
AC ELECTRICAL CHARACTERISTICS
PARAMETER Read Cycle Time Access Time SYM tRC tACC DS1220Y-100 MIN MAX 100 100 DS1220Y-120 MIN MAX 120 120
OE to Output Valid CE to Output Valid OE or CE to Output Active Output High Z from Deslection Output Hold from Address Change Write Cycle Time Write Pulse Width Address Setup Time Write Recovery Time Output High Z from WE Output Active from WE Data Setup Time Data Hold Time
tOE tCO tCOE tOD tOH tWC tWP tAW tWR1 tWR2 tODW tOEW tDS tDH1 tDH2 5 40 0 10 5 100 75 0 0 10 5
50 100 5 35 5 120 90 0 0 10 35 5 50 0 10
100 200
ns ns ns 5 5
35
ns ns ns ns ns ns ns
12 13 5 5 4 12 13
35
ns ns ns ns ns
4 of 8
DS1220Y
READ CYCLE
SEE NOTE 1
WRITE CYCLE 1
WRITE CYCLE 2
5 of 8
DS1220Y
POWER-DOWN/POWER-UP CONDITION
SEE NOTE 11
POWER-DOWN/POWER-UP TIMING
PARAMETER CE at VIH before Power-Down VCC Slew from VTP to 0V VCC Slew from 0V to VTP SYMBOL tPD tF tR tREC SYMBOL tDR MIN 0 100 0 MAX UNITS ms ms ms ms NOTES 11
2
MIN 10 MAX
WARNING:
Under no circumstance are negative undershoots, of any amplitude, allowed when device is in battery backup mode.
NOTES:
1. WE is high for a read cycle. 2. OE = VIH or VIL . If OE = VIH during a write cycle, the output buffers remain in a high impedance state. 3. tWP is specified as the logical AND of CE and WE . tWP is measured from the latter of CE or WE going low to the earlier of CE or WE going high. 4. tDS are measured from the earlier of CE or WE going high. 5. These parameters are sampled with a 5 pF load and are not 100% tested. 6. If the CE low transition occurs simultaneously with or later than the WE low transition in write cycle 1, the output buffers remain in a high impedance state during this period. 6 of 8
DS1220Y
7. If the CE high transition occurs prior to or simultaneously with the WE high transition, the output buffers remain in a high impedance state during this period. 8. If WE is low or the WE low transition occurs prior to or simultaneously with the CE low transition, the output buffers remain in a high impedance state during this period. 9. Each DS1220Y is marked with a 4-digit date code AABB. AA designates the year of manufacture. BB designates the week of manufacture. The expected tDR is defined as starting at the date of manufacture. 10. All AC and DC electrical characteristics are valid over the full operating temperature range. For commercial products, this range is 0C to 70C. For industrial products (IND), this range is -40C to +85C. 11. In a power-down condition the voltage on any pin may not exceed the voltage of VCC . 12. tWR1 , tDH1 are measured from WE going high. 13. tWR2 , tDH2 are measured from CE going high. 14. DS1220Y modules are recognized by Underwriters Laboratory (U.L.) under file E99151 (R).
DC TEST CONDITIONS
Outputs open. All voltages are referenced to ground.
AC TEST CONDITIONS
Output Load: 100pF + 1TTL Gate Input Pulse Levels: 0-3.0V Timing Measurement Reference Levels Input:1.5V Output: 1.5V Input Pulse Rise and Fall Times: 5ns
ORDERING INFORMATION
TEMPERATURE RANGE DS1220Y-100 0C to +70C DS1220Y-100+ 0C to +70C DS1220Y-100IND -40C to +85C DS1220Y-100IND+ -40C to +85C DS1220Y-120 0C to +70C DS1220Y-120+ 0C to +70C DS1220Y-150 0C to +70C DS1220Y-150+ 0C to +70C DS1220Y-200 0C to +70C DS1220Y-200+ 0C to +70C DS1220Y-200IND -40C to +85C DS1220Y-200IND+ -40C to +85C + Denotes lead-free/RoHS-compliant product. PART NUMBER SUPPLY TOLERANCE 5V 10% 5V 10% 5V 10% 5V 10% 5V 10% 5V 10% 5V 10% 5V 10% 5V 10% 5V 10% 5V 10% 5V 10% PIN/PACKAGE 24 / 720 EMOD 24 / 720 EMOD 24 / 720 EMOD 24 / 720 EMOD 24 / 720 EMOD 24 / 720 EMOD 24 / 720 EMOD 24 / 720 EMOD 24 / 720 EMOD 24 / 720 EMOD 24 / 720 EMOD 24 / 720 EMOD SPEED GRADE 100ns 100ns 100ns 100ns 120ns 120ns 150ns 150ns 200ns 200ns 200ns 200ns
7 of 8
DS1220Y
8 of 8