Triple High-Side Mosfet Driver: Description
Triple High-Side Mosfet Driver: Description
Triple High-Side Mosfet Driver: Description
I I
OVERVOLTAGE CHARGE PUMP SHUT OFF FOR VVS > 25V REVERSE BATTERY PROTECTION (REFERRING TO THE APPLICATION CIRCUIT DIAGRAM) PROGRAMMABLE OVERLOAD PROTECTION FUNCTION FOR CHANNEL 1 AND 2 OPEN GROUND PROTECTION FUNCTION FOR CHANNEL 1 AND 2 CONSTANT GATE CHARGE/DISCHARGE CURRENT
DESCRIPTION The L9380 device is a controller for three external N-channel power MOS transistors in "High-Side Switch" configuration. It is intended for relays replacement in automotive electric control units.
1 2 3 4 5 6 7 8 9 10
D98AT391
20 19 18 17 16 15 14 13 12 11
CP D1 N.C. D2 G1 S1 S2 N.C. G2 G3
May 2003
1/13
L9380
BLOCK DIAGRAM
VS
CP GND
T1
VSI 1 +
IPR
D1
S1 CP 1
ENN
G1
VSI 1 +
IPR
D2
S2 CP 1
ENN
G2
G3
ENN
REG.
PR
REFERENCE
VS/dt
VIN,EN VT VD, G, S VD, G, S ID, G, S Tj Tstg
Note: ESD for all pins, except the timer pins, are according to MIL 883C, tested at 2KV, corresponds to a maximum energy dissipation of 0.2mJ. The timer pins are tested with 800V
2/13
L9380
THERMAL DATA
Symbol Rth j-amb Parameter Thermal Resistance Junction to Ambient Value 100 Unit C/W
LIFE TIME
Symbol tB tb Useful life time Operating life time Parameter Condition VS = 0V VS = 7 to 18.5V Value 20 5000 Unit years hours
PIN DESCRIPTION
N 1 2 4 5 6 7 8 9 10 11 12 14 15 16 17 19 20 Pin Name T1 VS T2 PR IN3 IN2 IN1 EN GND G3 G2 S2 S1 G1 D2 D1 CP Function Timer capacitor; the capacitor defines the time for the channel 1 shut down, after overload of the external MOS transistor has been detected. Supply Voltage. Timer capacitor; the capacitor defines the time for the channel 2 shut down, after overload of the external MOS transistor has been detected. Programming resistor for overload detetcion threshold; the resistor from this pin to ground defines the drain pin current and the charging of the timer capacitor. Input 3; equal to IN1. Input 2; equal to IN1. Input 1; logic signal applied to this pin controls the driver 1; this pin features a current source to assure defined high status when the pin is open. Enable logic signal high on this pin enables all channels Ground Gate 3 driver output; current source from CP or ground Gate 2 driver output; current source from CP or ground Source 2 sense input; monitors the source voltage. Source 1 sense input; monitors the source voltage. Gate 1 driver output; current source from CP or ground Drain 2 sense input; a programmable input bias current defines the drop across the external resistor RD1; this drop fixes the overload threshold of the external MOS. Drain 1 sense input; a programmable input bias current defines the drop across the external resistor RD1; this drop fixes the overload threshold of the external MOS. Charge pump capacitor; a alternating current source at this pin charges the connected capacitor CCP to a voltage 10V higher than VS; the charge stored in this capacitor is than used to charge all the three gates of the power MOS transistors. Not connected
3, 13, 18
NC
3/13
L9380
ELECTRICAL CHARACTERISTCS (7V VS 18.5V; -40C TJ 150C, unless otherwise specified.)
Symbol SUPPLY IVS VCP ICP Static Operating Supply Current Charge Pump Voltage Above VS Charge Pump Current VS = 7V, VCP = 15V, Tj 25C VS = 7V, VCP = 15V, Tj < 25C VS = 12V, VCP = 20V, Tj 25C VS = 12V, VCP = 20V, Tj < 25C tCP VSCP off VSCP hys fCP IGSo IGSi IGCP Charging Time Overvoltage Shut down Overvoltage Shut down Hysteresis 1) Charge Pump frequency 1) Gate Source Current Gate Sink Current VG = VS VG 0.8V VS = 12V, VG = 20, Tj < 25C DRAIN - SOURCE SENSING VPR ID Leak ID ISmax VHYST TIMER VTHi VTLo IT Timer threshold high Timer threshold low Timer Current IN = 5V; VT = 2V IN = 0V; VS < VD; VD 5V; VT = 2V 4 0.3 0.4 IPR -0.6 IPR 4.4 0.4 4.8 0.5 0.6 IPR -0.4 IPR V V Bias Current Programming voltage Drain pin leakage current Drain pin bias current Source pin input current Comparator Hysteresis 10 A IPR 100A; VD 4V VS = 0V; VD =14V VS VD + 1V; VD 5V VS VD + 1V; VD 7V 1.8 0 0.9 IPR 10 20 2 2.2 5 1.1 IPR 60 A mV V A VCP = VS + 8V CCP = 100pF 20 50 100 200 250 VS = 14V 8 -23 -23 -70 -70 2.5 17 -12 -10 -45 -38 200 30 1000 400 mA V A A A A s V mV KHz CHARGE PUMP Parameter Test Condition Min. Typ. Max. Unit
INPUTS VLOW VHIGH VINhys IIN IEN td Input Enable low voltage Input Enable high voltage Input Enable Hysteresis Input source current Enable sink current Transfer time IN/ENABLE
(1)
1 7 500 -5 30 2.5
V V mV A A s
Function is given for supply voltage down to 5.5V. Function means: The channels are controlled from the inputs, some other parameters may exceed the limit. In this case the programming voltage and timer threshold will be lower. This leads to a lower protection threshold and time.
4/13
L9380
Figure 1. Timing Characteristic.
VIN
VG td VS td
VDSmin
VT
4.4V 0.4V
D98AT392
Toff
FUNCTIONAL DESCRIPTION The Triple High-Side Power-MOS Driver features all necessary control and protection functions to switch on three Power-MOS transistors operating as High-Side switches in automotive electronic control units. The key application field is relays replacement in systems where high current loads, usually motors with nominal currents of about 40A connected to ground, has to be switched. A high signal at the EN pin enables all three channels. With enable low gates are clamped to ground. In this condition the gate sink current is higher than the specified 3mA. An enable low signal makes also a reset of the timer. A low signal at the inputs switch on the gates of the external MOS. A short circuit at the input leads to permanent activation of the concerned channel. In this case the device can be disabled with the enable pin. The charge pump loading is not influenced due to the enable input. An external N-channel MOS driver in high side configuration needs a gate driving voltage higher than V S. It is generated by means of a charge pump with integrated charge transfer capacitors and one external charge storage capacitor CCP. The charge pump is dimensioned to load a capacitor CCP of 33nF in less than 20ms up to 8V above V S. The value of C CP depends on the input capacitance of the external MOS and the decay of the charge pump voltage down to that value where no significant influence on the application occurs. The necessary charging time for CCP has to be respected in the sequence of the input control signals. As a consequence the lower gate to source voltage can cause a higher drop across the Power-MOS and get into overload condition. In this case the overload protection timer will start. After the protection time the concerned channel will be switched off. Channel 3 is not equipped with an overload protection. The same situation can occur due to a discharge of the storage capacitor caused by the gate short to ground. The gate driver that is supplied from the pin CP, which is the charge pump output, has a sink and source current capability of 3mA. For a short-circuit of the load (source to ground) the L9380 has no gate to source limitation. The gate source protection must be done externally.
5/13
L9380
Figure 2. Drain, source input current.
ID
IPR + IDmax
VS = VD
VD > VS
VS > VD
IPR 0
D98AT393
ISmax
IS
Channel 1 and 2 provide drain to source voltage sensing possibility with programmable shut-off delay when the activation threshold was exceeded. This threshold VDSmin is set by the external resistor RD. The bias current flowing through this resistor is determined by the programming resistor RPR. This external resistor RPR defines also the charge and discharge current of the timer capacitor CCT. The drain to source threshold VDSmin and the timer shut off delay time Toff can be calculated: VDSmin = VPR (RD /RPR) Toff = 4.4 CT RPR In application which dont use the overload protection or if one channel is not used, the Timer pin of this channel must be connected to ground and the drain pin with a resistor to Vbat. The timing characteristic illustrates the function and the meaning of VDSmin and Toff (see figure 4). The input current of the overload sense comparator is specified as ISmax. The sum IPR + IDmax generates a drop across the external resistor R D if the drain pin voltage is higher than the source pin (see Fig. 2). In the switching point the comparator input source pin currents are equal and the half of the specified current ISmax. For an offset compensation equal external resistors (RD = RS) at drain and source pin are imperative. The drain sense comparator, which detects the overload, has a symmetrical hysteresis of 20mV (see Fig. 3). Exceeding the source pin voltage by 10mV with respect to the drain voltage forces the timer capacitor to discharge. Decreasing the source pin voltage 10mV lower than the drain pin voltage an overload of the external MOS is detected and the timer capacitor will be loaded. After reaching a voltage at pin CT higher than the timer threshold VThi the influenced channel is switched off. In this case the overload is stored in the timer capacitor. The timer capacitor will be discharged with a High signal at the input (see Fig. 1). After reaching the lower timer threshold VTLo the overload protection is reset and the channel is able to switch on again.
6/13
L9380
Figure 3. Comparator hysteresis
VT
D98AT394
-10mV
VDr
+10mV
VSo
The application diagram is shown in Fig. 4. Because of the transients present at the power lines during operation and possible disturbances in the system the external resistors are necessary. Positive ISO-Pulses at Drain, Gate Source are clamped with an active clamping structure. The clamping voltage is less than 60V. Negative Pulses are only clamped with the ESD-Structure less than -15V. This transients lower than -15V can influence the other channels. In order to protect the transistor against overload and gate breakdown protection diodes between gate and source and gate and drain has to be connected. In case of overvoltage into VS (VS > 20V) the charge pump oscillation is stopped. Then the charge pump capacitor will be loaded by a diode and a resistor in series up to VS (see Block Diagram). In this case the channels are not influenced. In reverse battery condition the pins D1, D2, S1, S2 follow the battery potential down to -13V (high impedance) and the gate driver pins G1, G2 is referred to S1, S2. In this way it is assured that M1 and M2 will not be driven into the linear conductive mode. This protection function is operating for VS1, VS2 down to -15V. The gate driver output G3 is referred to the D1 in this case. This function guarantees that the source to source connected N-Channel MOS transistors M3 and M4 remains OFF. All the supplies and the in- and output of the PCBoard are supplied with a 40 wires flat cable (not used wires are left open). This cable is submitted to the RF in the strip-line like described in DIN 40839-4 or ISO 11456-5. The measured circuit was build up on a PCB board with ground plane. In the frequency range from 1MHz to 400MHz and 80% AM-modulation of 1KHz with field strength of 200V/m no influence to the basic function was detected on a typical device. The failure criteria is an envelope of the output signal with 20% in the amplitude and 2% in the time.
7/13
L9380
Figure 4. Application Circuit
D1
VS
CP C4
VBAT
D2
C1
GND D1
T1 C2 VSI 1
IPR G1 CP
R1 D3 M1 R2 D4 S1 R3
D2 IPR G2 CP R5 D6 S2 R6 M M1 R4 D5 M2
D7 M3
D8 REG. R8 M4 M M2
REFERENCE
L1 LOAD CONTROL
L2
L3
L4
D98AT395
Recommendations to the application circuit: The timer and the charge capacitors are loaded with an alternating current source. A short ground connection of the charge capacitor is indispensable to avoid electromagnetic emigrations. The dimension of the resistors RD, RG and RS have to respect the maximum current during transients at each pin.
8/13
L9380
TYPICAL CHARACTERISTICS Depending on production spread, certain deviations may occure. For limits (see pag. 4) Figure 5. Charge Loading Time as function of VS (Vcp = 8V +VS)
tCH (ms)
D98AT396
-5
20
-10
10 68nF 33nF 10nF 0 6 8 10 12 14 16 VS(V)
-15
-20 0 1 2 3 4 VI(V)
100
12V 10V 16V
30 50
7V
0 7 17 27 VC(V)
Figure 7. Ground Loss Protection Gate Discarge Current for Source Voltage
IG (A) -200
D98AT398
-400
-600
-800
9/13
L9380
Figure 10. Measured Circuit The EMS of the device was verified in the below described setup.
3.125Hz 9 f 2 8 6.25Hz f 2 U(t) 7 12.5Hz f 2 25Hz 6 + CAR-BATTERY 3 4 5 10 1 2
ANECHOIC CHAMBER 2m
STRIPLINE
VBAT
1 BNC
VS
2 BNC SMB7W01-200
CP 33nF 2K 33V 5
SMT_39A
100nF
GND D1
B60N06
10K 3
IN1
6 2.2nF
1K
OUT1 2.2nF
5.6V
4.7nF
D2 IPR
2K 33V 5
10K 18V 2K
B60N06
10K 4
STD17N06 G2
OUT2 2.2nF
1K
CP IN3 8 2.2nF EN 9 2.2nF 10 PC-BOARD IN RF BOX 1K IN3 DRIVER 3 EN ENN 5.6V 4.7nF VS VSI 2V IPR ENN 1
STD17N06 G3 10K
5.6V 1K
4.7nF
REG.
20K PR
REFERENCE
D98AT401
10/13
L9380
Figure 11. PCB Board
Electromagnetic Emission Classification (EME) Electromagnetic Emission classes presented below are typical data found on bench test. For detailes test description please refer to "Electromagnetic Emission (EME) Measurement of Integrated Circuits, DC to 1GHz" of VDE/ZVEI work group 767.13 and VDE/ZVEI work group 767.14 or IEC project number 47A 1967Ed. This data is targeted to board designers to allow an estimation of emission filtering effort required in application. All measurements are done with the EMS-board (See pages 10, 11)
Pin VCP G EME class w Remark
11/13
L9380
mm DIM. MIN. A A1 B C D E e H h L K 10 0.25 0.4 2.35 0.1 0.33 0.23 12.6 7.4 1.27 10.65 0.75 1.27 0.394 0.010 0.016 TYP. MAX. 2.65 0.3 0.51 0.32 13 7.6 MIN. 0.093 0.004 0.013 0.009 0.496 0.291
inch TYP. MAX. 0.104 0.012 0.020 0.013 0.512 0.299 0.050 0.419 0.030 0.050
SO20
0 (min.)8 (max.)
h x 45
A B e K H D A1 C
20
11 E
0 1
SO20MEC
12/13
L9380
Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. STMicroelectronics acknowledges the trademarks of all companies referred to in this document. The ST logo is a registered trademark of STMicroelectronics 2003 STMicroelectronics - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom - United States. http://www.st.com
13/13