U34 - Dram Hy57v641620ftp7
U34 - Dram Hy57v641620ftp7
U34 - Dram Hy57v641620ftp7
Revision History
Revision No. 0.1 1.0 History Initial Draft Final Version Draft Date Jan. 2007 Apr. 2007 Remark Preliminary
This document is a general product description and is subject to change without notice. Hynix does not assume any responsibility for use of circuits described. No patent licenses are implied. Rev. 1.0 / Apr. 2007 1
DESCRIPTION
The Hynix HY57V641620F(L/S)TP series is a 67,108,864bit CMOS Synchronous DRAM, ideally suited for the memory applications which require wide data I/O and high bandwidth. HY57V641620F(L/S)TP is organized as 4banks of 1,048,576x16. HY57V641620F(L/S)TP is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL. Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined design is not restricted by a '2N' rule)
FEATURES
Voltage: VDD, VDDQ 3.3V supply voltage All device pins are compatible with LVTTL interface 54 Pin TSOPII (Lead or Lead Free Package) All inputs and outputs referenced to positive edge of system clock Data mask function by UDQM, LDQM Internal four banks operation Burst Read Single Write operation Programmable CAS Latency; 2, 3 Clocks Auto refresh and self refresh 4096 Refresh cycles / 64ms Programmable Burst Length and Burst Type - 1, 2, 4, 8 or full page for Sequential Burst - 1, 2, 4 or 8 for Interleave Burst
ORDERING INFORMATION
Part Number HY57V641620F(L/S)TP-5 HY57V641620F(L/S)TP-6 HY57V641620F(L/S)TP-7 HY57V641620F(L/S)TP-H HY57V641620F(L/S)TP-5I HY57V641620F(L/S)TP-6I HY57V641620F(L/S)TP-7I HY57V641620F(L/S)TP-HI Clock Frequency 200MHz 166MHz 143MHz 133MHz 200MHz 166MHz 143MHz 133MHz 4Banks x 1Mbits x16 LVTTL -40oC to 85 0oC to 70 54 Pin TSOP (Lead Free) Organization Interface Operation Temp. Package
Note: 1. HY57V641620FTP Series: Normal power 2. HY57V641620FLTP Series: Low power 3. HY57V641620FSTP Series: Super Low power Rev. 1.0 / Apr. 2007 2
PIN ASSIGNMENTS
VDD DQ0 VDDQ DQ1 DQ2 VSSQ DQ3 DQ4 VDDQ DQ5 DQ6 VSSQ DQ7 VDD LDQM /WE /CAS /RAS /CS BA0 BA1 A10/AP A0 A1 A2 A3 VDD
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28
VSS DQ15 VSSQ DQ14 DQ13 VDDQ DQ12 DQ11 VSSQ DQ10 DQ9 VDDQ DQ8 VSS NC UDQM CLK CKE NC A11 A9 A8 A7 A6 A5 A4 VSS
PIN DESCRIPTION
SYMBOL CLK TYPE Clock DESCRIPTION The system clock input. All other inputs are registered to the SDRAM on the rising edge of CLK Controls internal clock signal and when deactivated, the SDRAM will be one of the states among power down, suspend or self refresh Enables or disables all inputs except CLK, CKE, UDQM and LDQM Selects bank to be activated during RAS activity Selects bank to be read/written during CAS activity Row Address: RA0 ~ RA11, Column Address: CA0 ~ CA7 Auto-precharge flag: A10 RAS, CAS and WE define the operation Refer function truth table for details Controls output buffers in read mode and masks input data in write mode Multiplexed data input / output pin Power supply for internal circuits and input buffers Power supply for output buffers No connection
A0 ~ A11
Address Row Address Strobe, Column Address Strobe, Write Enable Data Input/Output Mask Data Input / Output Power Supply / Ground Data Output Power / Ground No Connection
RAS, CAS, WE
Self refresh logic & timer CLK CKE State Machine CS RAS CAS Column Active WE U/LDQM Row Active
Internal Row Counter 1Mx16 BANK 3 Row Pre Decoder 1Mx16 BANK 2 1Mx16 BANK 1 1Mx16 BANK 0 DQ0 I/O Buffer & Logic Sense AMP & I/O Gate X-Decoder X-Decoder X-Decoder X-Decoder
Refresh
DQ15
Bank Select
A0 A1 Address Buffers
Address Register
Mode Register
CAS Latency
OP Code
A9 0 1 Write Mode Burst Read and Burst Write Burst Read and Single Write
Burst Type
A3 0 1 Burst Type Sequential Interleave
CAS Latency
A6 0 0 0 0 1 1 1 1 A5 0 0 1 1 0 0 1 1 A4 0 1 0 1 0 1 0 1 CAS Latency Reserved Reserved 2 3 Reserved Reserved Reserved Reserved
Burst Length
A2 0 0 0 0 1 1 1 1 A1 0 0 1 1 0 0 1 1 A0 0 1 0 1 0 1 0 1 Burst Length A3 = 0 1 2 4 8 Reserved Reserved Reserved Full Page A3=1 1 2 4 8 Reserved Reserved Reserved Reserved
Unit
o
C C C
Ambient Temperature
TA
o o
Storage Temperature Voltage on Any Pin relative to VSS Voltage on VDD supply relative to VSS Short Circuit Output Current Power Dissipation Soldering Temperature . Time
V V mA W C . Sec
Note: 1. All voltages are referenced to VSS = 0V 2. VIH(max) is acceptable 5.6V AC pulse width with <=3ns of duration. 3. VIL(min) is acceptable -2.0V AC pulse width with <=3ns of duration.
Unit V V ns V pF
Note
RT=500
RT=50
Output
Output
Z0 = 50
30pF
30pF
Note: 1. VIN = 0 to 3.3V, All other balls are not tested under VIN =0V 2. DOUT is disabled, VOUT=0 to 3.6
Operating Current
IDD1
mA mA mA
Precharge Standby Cur- IDD2N rent in Non Power Down Mode IDD2NS Active Standby Current in Power Down Mode IDD3P IDD3PS
18 mA 15 3 3
mA
IDD3N
40 mA 35 120 110 100 100 170 160 150 150 1 400 300 mA mA mA 3 uA uA 3, 4 1 2
IDD3NS Burst Mode Operating Current Auto Refresh Current IDD4 IDD5
Note: 1. IDD1 and IDD4 depend on output loading and cycle rates. Specified values are measured with the output open 2. Min. of tRRC (Refresh RAS cycle time) is shown at AC CHARACTERISTICS II 3. HY57V641620FTP Series: Normal Power HY57V641620FLTP Series: Low Power HY57V641620FSTP Series: Super Low Power
System Clock Cycle Time Clock High Pulse Width Clock Low Pulse Width Access Time From Clock Data-out Hold Time Data-Input Setup Time Data-Input Hold Time Address Setup Time Address Hold Time CKE Setup Time CKE Hold Time Command Setup Time Command Hold Time
ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns 1 1 1 1 1 1 1 1 1 1 2
CLK to Data Output in Low-Z Time tOLZ CLK to Data Output in High-Z Time CL = 3 CL = 2 tOHZ3 tOHZ2
Note: 1. Assume tR / tF (input rise and fall time) is 1ns. If tR & tF > 1ns, then [(tR+tF)/2-1]ns should be added to the parameter. 2. Access time to be measured with input signals of 1V/ns edge rate, from 0.8V to 0.2V. If tR > 1ns, then (tR/2-0.5)ns should be added to the parameter.
10
Write Command to Data-In DetWTL lay Data-in to Precharge Command tDPL Data-In to Active Command DQM to Data-Out Hi-Z DQM to Data-In Mask MRS to New Command Precharge to Data CL = 3 Output High-Z CL = 2 Power Down Exit Time Self Refresh Exit Time Refresh Time tDAL tDQZ tDQM tMRD tPROZ3 tPROZ2 tDPE tSRE tREF
Note: 1. A new command can be given tRRC after self refresh exit.
11
Precharge All Banks Precharge Bank Burst Stop DQM Auto Refresh Burst-Read-SingleWRITE Entry Self Refresh1 Exit selected
X V
H H H H H L
H X
X V
H X L H
L L L H L H L H L H L
L L L X H X H X H X V X
L L L X H X H X H X V
H L H X H X H X H X V
X X X X
X X X
Clock Suspend
Entry Exit
H L
L H
X X
12
PACKAGE INFORMATION
400mil 54pin Thin Small Outline Package
UNIT : mm(inch)
11.938(0.4700) 11.735(0.4620) 22.327(0.8790) 22.149(0.8720) 10.262(0.4040) 10.058(0.3960) 0.150(0.0059) 0.050(0.0020) 1.194(0.0470) 0.991(0.0390)
0.80(0.0315)BSC
0.400(0.016) 0.300(0.012)
5deg 0deg
0.597(0.0235) 0.406(0.0160)
0.210(0.0083) 0.120(0.0047)
13