CMFB Design
CMFB Design
Department of Electrical Engineering University of Southern California Los Angeles, CA 90089 fluh,[email protected]
Abstract
A continuous-time common-mode feedback circuit (CMFB) is presented. A two-stage high-gain architecture is used to minimize the offset of the common-mode voltage. A special compensation scheme enables this circuit to be used in high-impedance current-mode systems without a stability problem. Simulation and testing results show the superior performance of this circuit. It is proven to be an ideal common-mode feedback circuit for systems which require an accurate and stable commonmode voltage. This circuit has been implemented in a continuous-time switched-current modulator with a 2m CMOS process. With a 50MHz clock, the modulator has achieved a 60dB dynamic range in a 1MHz bandwidth.
1. Introduction
Common-mode feedback circuits (CMFB) stabilize common-mode voltages for fully-differential analog systems by means of adjusting the common-mode output currents. The two differential output voltages are averaged (VCM ) and compared with the common-mode reference voltage (VRCM ), and the differential voltage is converted to the common-mode output current to adjust the common-mode voltage (VCM ). Three different techniques have been used for implementing CMFBs: Switched-capacitor Differential difference amplier (DDA) Resistor-averaged circuit Suffering from clock-induced noise, switchedcapacitor common-mode feedback circuits are suitable only for sampled-data circuits [1][2]. Common-mode feedback circuits implemented by differential-difference ampliers (DDA) use four identical transistors to average and compare the common-mode voltages [3][6]. Due to
the limited input range and nonlinearity of the differential pairs, DDA CMFBs can work only for circuits with small voltage swing. The input range and linearity can be improved, however, by reducing the aspect ratios (W/L) of the MOS transistors or increasing the bias current source. Resistor-averaged common-mode feedback circuits use resistors to average the two differential outputs and send the result to a differential pair to compare with VRCM [7][8]. This technique reduces the common-mode voltage error caused by the nonlinearity of the differential pair. The voltage swing ranges are not limited by the differential pair, and hence, more voltage swing is allowed without a signicant offset of common-mode voltage. The disadvantage of the resistor-averaged CMFB is the requirement of large-valued resistors. Not only do these resistors require more silicon area, but they also load down the output and cause a reduction of the gain. Moreover, they affect output impedances, which are very critical in current-mode systems since they inuence the pole and zero locations. One important performance factor of common-mode feedback circuits is the transconductance gain (ACMFB ). ACMFB is equal to the open-loop common-mode output current (IOCM ) divided by the voltage difference (VERR ) between the common-mode output voltage(VCM ) and the common-mode input reference voltage(VRCM ).
IOCM = IOCM ACMFB = V ERR VCM , VRCM With a large ACMFB , a smaller common-mode error voltage (VERR ) and a faster response can be achieved.
For most of the continuous-time CMFB circuits, single-stage structures are used [3][4][5][7]. For singlestage DDA CMFBs[3][4][5], if the nonlinear effect of the differential can be ignored, the CMFB circuits can be simplied as shown in Figure 1. For single-stage resistoraveraged CMFBs[7], the CMFB circuits can be simplied as shown in Figure 2. The differential output current is then mirrored to the output as the common-mode output current.
2. Circuit Design
Mirror to the Output +I OUT -
V CM
M1+M4
V IN2
M2+M3
(a)
(b)
The proposed continuous-time CMFB circuit is a twostage DDA CMFB as shown in Figure 3. The rst stage is composed of M1 M7 and current sources M14 M17. The second stage is composed of M8 M11. Longchannel (small aspect ratio) NMOS transistors are used for the DDA input stage (M1 M4) to minimize the differential pair nonlinearity and to accommodate more input voltage swing. They also minimize the VERR caused by the transistor mismatch among M1 M4. The transistor sizes are listed in Table 1.
VDD M6 M5 M7 M8 M10 M9 B M11
V RCM
V CM R/2
V BIAS3
Cc
V O1 (V IN1 ) V O2 (V IN2 )
(a)
(b)
V RCM
M1
M2
M3
M4 M17 A
MC
M15
V BIAS1
M14 M16
V BIAS2
From Figure 1 and Figure 2, we nd the transconductance of a single-stage CMFB is roughly equal to the transconductance gain of a differential pair. The typical transconductance gain for a differential pair is in the range of 10A/V to 100A/V. A 1A common-mode offset current applied on the output causes a 10mV to 100mV common-mode error voltage (VERR ). Some systems may not tolerate this amount of common-mode voltage offset. One solution to improve the transconductance gain is to use a two-stage architecture [6][8]. With one extra stage, the gain increases about 100 times, which greatly reduces the common-mode error voltage (VERR ). However, the two-stage structure has a stability problem and must be compensated. Two nodes contribute to the stability problem. One is the external output node (two nodes in fact). The other is an internal node which connects the rst stage to the second stage. For voltage-mode CMFBs with low output impedance [8], the pole caused by the external node is located in a higher frequency range. This makes the compensation easier by simply moving the pole generated by the internal node to a low-frequency location. For current-mode systems, the external nodes may have high impedance and induce a pole at very low frequencies, which is difcult to compensate. In this paper, a two-stage CMFB circuit for highimpedance current-mode circuits is presented. The frequency compensation is achieved by introducing an extra pole and zero. The linearity of the DDA is improved to minimize the common-mode error voltage (VERR ).
MC
Two high-impedance places, two external nodes (A) and one internal node (B) in Figure 3, introduce two lowfrequency poles and cause a stability problem. Frequency compensation is achieved by adding MC and CC . With CC shunted to the input and output of the rst stage, an extra pole and zero are introduced to attenuate the highfrequency gain of the rst stage. The gain of the rst stage reduces to one for a high-frequency range and causes the CMFB to function as a single-stage CMFB . Accordingly, the proposed CMFB has a large low-frequency gain to minimize VERR and a moderate high-frequency gain to keep the system stable. Figure 4 shows the compensation scheme of the proposed CMFB. MC and CC (in Figure 3) introduce an ex-
tra low-frequency zero to correct the phase shift and an extra high-frequency pole, which has an insignicant effect on the performance.
Common-Mode Error Voltage
w/ compensation
f
2nd Stage B
-A2
-250u
A V CM
Gain
f
0
-450u -500u
CC
Phase Shift
-1
-800m
-600m
-400m
-200m
200m
400m
600m
800m
-90 -180
Fig.6: VERR vs. differential input voltage within the designated input range ( 1V).
In the proposed CMFB, the common-mode error voltage (VERR ) is caused mainly by the transistor mismatch, which is in the mV range.
500m 450m 400m 350m 300m 250m 200m 150m 100m 50m 0 -50m -100m -150m -200m -250m -300m -350m -400m -450m
3. Experiment Result
The proposed CMFB has been implemented in a secondorder continuous-time switched current modulator (Fig. 5) in a 2m CMOS process [9]. The accuracy and stability of the common-mode voltages in the modulator are important since they affect the gain of the Voltage-to-Current Converter (in Figure 5) due to the body effect [9].
-2
-1.5
-1
-500m
500m
1.5
2V range.
1st Stage
Analog Input Current
+
2nd Stage
CMFB
Voltage-toCurrent Converter
CMFB
DAC
IREF
Figure 8 shows the open-loop transconductance of the proposed CMFB. The performance summary is shown in Table 2. Figure 9 shows a microphotograph of the proposed CMFB circuit. A second-order continuous-time switched-current modulator with the proposed CMFB has been implemented in a 2 CMOS process and achieved 60dB dynamic range with a 50MHz clock.
DAC
IREF
4. Conclusion
A continuous-time common-mode feedback circuit is presented. The two-stage CMFB structure minimizes the common-mode error voltage without a stability problem. The high output impedance and small common-mode error voltage make it an ideal CMFB, even for a highimpedance current-mode system. The proposed CMFB can be easily implemented in any differential mode circuits without modifying differential ampliers or other circuits in the system. The measured result of the secondorder continuous-time switched-current modulator
1V differential voltage swing. Figure 6 shows the relationship between VERR and the differential input voltage within 1V. From Figure 6, VERR is less than 0.4mV
within the designated differential input voltage range. Here, the mismatch among M1 M4 is ignored. Figure 7 shows an expanded view of VERR over the differential input range within 2V.
CMFB
Fig.9: Microphotograph of the proposed CMFB. Fig.8: Open-loop transconductance of the proposed CMFB.
IEEE J. Solid-State Circuits, vol. SC-17, Dec. 1981, pp. 10141023 [3] T. Kwan and K. Martin, An adaptive analog continuous-time CMOS biquadratic lter, IEEE J. Solid-State Circuits, vol. SC-26, no. 6, Jun. 1991, pp. 859867. [4] J. Silva-Martinez, M. S. Steyaert, and W. Sansen, Design techniques for high-performance full-CMOS OTA-RC continuous-time lters, IEEE J. Solid-State Circuits, vol. SC-27, no. 7, Jul. 1992, pp. 9931001. [5] K. Lee and R. G. Meyer, Low-distortion switchedcapacitor lter design techniques, IEEE J. SolidState Circuits, vol. SC-20, no. 6, Dec. 1985, pp. 11031113. [6] Z. Czarnul, S. Takagi, and N. Fujii, Common-mode feedback circuit with differential-difference amplier, IEEE Trans. Circuits Systems I, vol. 41, no. 3, Mar. 1994, pp. 243246. [7] M. Banu, J. M. Khoury, and Y. Tsividis, Fully differential operational ampliers with accurate output balancing, IEEE J. Solid-State Circuits, vol. SC-23, no. 6, Dec. 1988, pp. 14101414. [8] J. N. Babanezhad, A low-output-impedance fully differential OP Amp with large output swing and continuous-t ime common-mode feedback, IEEE J. Solid-State Circuits, vol. SC-26, no. 12, Dec. 1991, pp. 18251833. [9] L. Luh, J. Choma, and J. Draper, A continuous-time modulator with reduced loop switched-current delay, in Proc. IEEE 8th Great Lakes Symp. VLSI, Feb 1998, pp. 286291.
VPOWER SUPPLY
Differential input range
(VO1
, VO2 )
Common-mode voltage range Open-loop output impedance Open-loop low-frequency transconductance gain Settling time
(with 2pF capacitor at each output)
Acknowledgements
This project is sponsored by DARPA (Contract No. DABT63-95-0136). References [1] R. Castello and P. R. Gray, A high-performance micropower switched-capacitor lter, IEEE J. SolidState Circuits, vol. SC-20, no. 6, Dec. 1985, pp. 11221132 [2] D. Senderowics, S. F. Dreyer, J. H. Huggins, C. F. Rahim, and C. A. Laber, A family of differential CMOS analog circuits for a PCM codec lter chip,