Ht27c512-70 Holtek Eprom
Ht27c512-70 Holtek Eprom
Ht27c512-70 Holtek Eprom
64K8-bit organization
Programming voltage
- VPP=12.2V0.2V
- VCC=5.8V0.2V
VCC+1.0V
General Description
e l i m i n a t e s t h e n e e d f o r W A I T st a t e s i n
high-performance microprocessor systems. The
HT27C512 has separate Output Enable (OE) and Chip
Enable (CE) controls which eliminate bus contention issues.
Block Diagram
R o w
A d d re s s
C o lu m n
A d d re s s
C E
O E /V P P
Rev. 1.30
X -D e c o d e r
C e ll A r r a y
V C C
Y -D e c o d e r
Y - G a tin g
C E & O E &
P G M & T E S T
C o n tr o l L o g ic
S A C K T
&
O u tp u t B u ffe r
V S S
D Q 0 ~ D Q 7
HT27C512
Pin Assignment
V S S
1 4
1 5
D Q 3
2 3
1 2
2 2
1 3
2 1
2 7
A 4
A 3
A 1 3
A 8
A 9
A 1 1
A 2
1 0
A 1
1 1
2 3
A 0
D Q 0
1 2
2 2
1 3
2 1
D Q 5
D Q 4
D Q 3
N C
V S S
D Q 2
D Q 1
H T 2 7 C 5 1 2
2 8 D IP -A /S O P -A
2 6
H T 2 7 C 5 1 2
3 2 P L C C -B
2 5
2 4
D Q 6
D Q 4
1 1
A 5
D Q 5
1 6
A 0
N C
D Q 0
2 4
A 1 1
N C
O E /V P P
A 1 0
C E
D Q 7
D Q 6
2 0
1 3
1 0
2 5
A 1 4
2 8
1 9
D Q 2
A 1
2 6
H T 2 7 C 5 1 2
3 2 P L C C -A
2 9
6
1 8
D Q 5
3 0
3 1
1 7
A 2
A 6
1 7
1 2
3 2
D Q 1
N C
N C
V C C
D Q 6
A 3
A 7
1 6
1 8
2 7
1 1
D Q 0
A 4
A 8
A 9
D Q 4
D Q 3
V S S
D Q 2
D Q 1
D Q 7
2 8
1 5
1 0
1 9
1 4
A 0
C E
A 1 0
2 0
N C
N C
A 1 5
2 1
9
A 1 2
A 1
2 9
5
A 5
2 0
A 2
A 6
1 9
O E /V P P
1 8
2 2
3 0
3 1
A 1 1
A 3
1 7
2 3
3 2
A 1 3
A 1 4
V C C
A 9
A 4
1 6
2 4
A 8
A 5
A 1 3
2 5
2 6
4
1 5
A 6
1 4
A 7
A 1 4
V C C
2 7
2 8
2
N
A 1
A 1
A
A 1 5
A 1 2
O E /V P P
A 1 0
C E
D Q 7
Pin Description
Pin Name
A0~A15
DQ0~DQ7
CE
I/O/P
I
I/O
I
Description
Address inputs
Data inputs/outputs
Chip enable
OE/VPP
I/P
NC
No connection
VCC
VSS
Rev. 1.30
HT27C512
D.C. Characteristics
Symbol
Parameter
Test Conditions
Conditions
VCC
Min.
Typ.
Max.
Unit
Read operation
VOH
5V
IOH=-0.4mA
2.4
VOL
5V
IOL=2.1mA
0.45
VIH
5V
2.0
VCC+0.5
VIL
5V
-0.3
0.8
ILI
5V
VIN=0 to 5.5V
-5
mA
ILO
5V
VOUT=0 to 5.5V
-10
10
mA
ICC
5V
30
mA
ISB1
5V
CE=VCC0.3V
1.0
10
mA
ISB2
5V
CE=VIH
1.0
mA
IPP
5V
CE=OE=VIL, VPP=VCC
100
mA
Programming operation
VOH
5.8V IOH=-0.4mA
2.4
VOL
5.8V IOL=2.1mA
0.45
VIH
5.8V
0.7VCC
VCC+0.5
VIL
5.8V
-0.5
0.8
ILI
5.0
mA
VH
A9 Product ID Voltage
5.8V
11.5
12.5
ICC
5.8V
40
mA
IPP
5.8V CE=VIL
10
mA
Capacitance
CIN
Input Capacitance
5V
VIN=0V
12
pF
COUT
Output Capacitance
5V
VOUT=0V
12
pF
CVPP
VPP Capacitance
5V
VPP=0V
18
25
pF
Rev. 1.30
HT27C512
A.C. Characteristics
Symbol
Ta=25C5C
Parameter
Test Conditions
VCC
Conditions
Min.
Typ.
Max.
Unit
Read operation
tACC
5V
CE=OE=VIL
70
ns
tCE
5V
OE=VIL
70
ns
tOE
5V
CE=VIL
30
ns
tDF
5V
25
ns
tOH
5V
ns
Programming operation
tAS
5.8V
ms
tOES
5.8V
ms
tOEH
5.8V
ms
tDS
5.8V
ms
tAH
5.8V
ms
tDH
5.8V
ms
tDFP
5.8V
130
ns
tPW
5.8V
30
75
105
ms
tVCS
5.8V
ms
tDV
5.8V
150
ns
tVR
5.8V
ms
D r iv in g
L e v e ls
0 .4 5 V
2 .0 V
0 .8 V
A C
M e a s u re m e n t
L e v e l
(1 N 9 1 4 )
3 .3 k 9
O u tp u t P in
C
L
Rev. 1.30
HT27C512
Functional Description
To activate this mode, the programming equipment
must force 12.00.5V on the address line A9 of the
HT27C512. Two identifier bytes may then be sequenced from the device outputs by toggling address
line A0 from VIL to VIH, when A1=VIH. All other address
lines must be held at VIH during Auto Product Identification mode.
Read mode
The HT27C512 has two control functions, both of which
must be logically satisfied in order to obtain data at outputs. Chip Enable (CE) is the power control and should
be used for device selection. Output Enable (OE) is the
output control and should be used to gate data to the
output pins, independent of device selection. Assuming
that addresses are stable, address access time () is
equal to the delay from CE to output (tCE). Data is available at the outputs (tOE) after the falling edge of OE, assuming the CE has been LOW and addresses have
been stable for at least tACC-tOE.
Standby mode
Programming of multiple HT27C512 in parallel with different data is also easily accomplished by using the Program Inhibit Mode. Except for CE, all like inputs of the
parallel HT27C512 may be common. A TTL low-level
program pulse applied to an HT27C512 CE input with
OE/VPP=12.20.2V will program that HT27C512. A
high-level CE input inhibits the other HT27C512 from
being programmed.
The HT27C512 has CMOS standby mode which reduces the maximum VCC current to 10mA. It is placed in
CMOS standby when CE is at V C C 0.3V. The
HT27C512 also has a TTL-standby mode which reduces the maximum VCC current to 1.0mA. It is placed
in TTL-standby when CE is at VIH. When in standby
mode, the outputs are in a high-impedance state, independent of the OE input.
Rev. 1.30
HT27C512
System considerations
During the switch between active and standby conditions, transient current peaks are produced on the rising
and falling edges of Chip Enable. The magnitude of
these transient current peaks is dependent on the output capacitance loading of the device. At a minimum, a
0.1mF ceramic capacitor (high frequency, low inherent
inductance) should be used on each device between
Operation mode truth table
All the operation modes are shown in the table following.
CE
OE/VPP
A0
A9
Output
VIL
VIL
X (2)
Dout
Output Disable
VIL
VIH
High Z
Standby (TTL)
VIH
High Z
VCC 0.3V
High Z
Program
VIL
VPP
DIN
Program Verify
VIL
VIL
DOUT
Product Inhibit
VIH
VPP
High Z
VIL
VIL
VIL
VH (1)
1C
VIL
VIL
VIH
VH (1)
83
Mode
Read
Standby (CMOS)
A1
DQ7
DQ6
DQ5
DQ4
DQ3
DQ2
DQ1
DQ0
Hex
Data
Manufacturer
1C
Device Type
83
7F
7F
Code
Continuation
A d d re s s
A d d r e s s V a lid
tC
C E
tD
tO
O E
tA
O u tp u t
H IG H
tO
C C
O u tp u t V a lid
Z
Rev. 1.30
HT27C512
R e a d
( V e r ify )
P ro g ra m
A d d re s s
IH
O E /V P P
C E
tA
IH
D a ta
V C C
A d d r e s s S ta b le
IL
tD
S
tA
V
D a ta In
IL
tD
tD
S
5 .8 V
tD
5 .0 V
1 2 .2 V
V
C S
E S
IL
tO
tP
tV
tO
F P
E H
tV
R T
IH
D a ta O u t
V a lid
IL
tP
W
S T A R T
A d d r e s s = F ir s t L o c a tio n
V
V
C C
P P
= 5 .8 V
= 1 2 .2 V
X = 0
O n e 7 5 m s P u ls e
P ro g ra m
In te r a c tiv e
S e c tio n
In c re m e n t X
X = 2 5 ?
Y e s
N o
F a il
V e r ify
B y te ?
P a s s
In c re m e n t A d d re s s
L a s t
A d d re s s
N o
F a il
Y e s
V
V e r ify
S e c tio n
C C
= 5 .2 5 V
V e r ify a ll
B y te s ?
F a il
D e v ic e F a ile d
P a s s
D e v ic e P a s s e d
N o te : E ith e r 1 0 5 m s o r 3 0 m s p u ls e .
HT27C512
Package Information
28-pin DIP (600mil) outline dimensions
A
1 5
2 8
B
1
1 4
H
C
D
E
Symbol
Rev. 1.30
=
G
Dimensions in mil
Min.
Nom.
Max.
1445
1465
535
555
145
155
125
145
16
20
50
70
100
595
615
635
670
15
HT27C512
28-pin SOP (300mil) outline dimensions
2 8
1 5
A
B
1
1 4
C
C '
G
H
D
E
Symbol
Rev. 1.30
=
F
Dimensions in mil
Min.
Nom.
Max.
394
419
290
300
14
20
697
713
92
104
50
32
38
12
10
HT27C512
32-pin PLCC outline dimensions
A
1
4
3 2
2 9
2 8
1 2
2 1
1 3
2 0
K
E
J
H
Symbol
Rev. 1.30
Dimensions in mil
Min.
Nom.
Max.
485
495
445
455
585
595
545
555
105
115
140
15
50
16
22
24
32
12
10
10
HT27C512
Product Tape and Reel Specifications
Reel dimensions
D
T 2
C
B
T 1
Description
Dimensions in mm
3301.0
621.5
2.0+0.6
T1
24.40.2
T2
Reel Thickness
28.4+0.4
Rev. 1.30
12.75+0.15
11
HT27C512
Carrier tape dimensions
P 0
D
P 1
t
E
F
W
C
D 1
B 0
K 0
A 0
Description
Dimensions in mm
24.00.3
Cavity Pitch
12.00.1
Perforation Position
1.750.1
11.50.1
Perforation Diameter
1.5+0.1
D1
1.5+0.25
P0
Perforation Pitch
4.00.1
P1
2.00.1
A0
Cavity Length
10.850.1
B0
Cavity Width
18.340.1
K0
Cavity Depth
2.970.1
0.350.01
Rev. 1.30
21.3
12
HT27C512
Rev. 1.30
13