0% found this document useful (0 votes)
166 views

To Study The Operation and Tables of 4 Bit Parity Generator and Checker

The document summarizes an experiment to study the operation and tables of a 4-bit parity generator and checker circuit. The experiment used digital trainer kits, wires, and ICs 7486 and 7404 to build circuits to generate input parity and check output parity. Truth tables and K-maps were used to simplify the circuits, which were then experimentally verified. The results showed that an odd number of high inputs generates an even parity bit and vice versa, while the parity checker detects errors by comparing the output parity bit to 0.
Copyright
© Attribution Non-Commercial (BY-NC)
Available Formats
Download as PDF, TXT or read online on Scribd
0% found this document useful (0 votes)
166 views

To Study The Operation and Tables of 4 Bit Parity Generator and Checker

The document summarizes an experiment to study the operation and tables of a 4-bit parity generator and checker circuit. The experiment used digital trainer kits, wires, and ICs 7486 and 7404 to build circuits to generate input parity and check output parity. Truth tables and K-maps were used to simplify the circuits, which were then experimentally verified. The results showed that an odd number of high inputs generates an even parity bit and vice versa, while the parity checker detects errors by comparing the output parity bit to 0.
Copyright
© Attribution Non-Commercial (BY-NC)
Available Formats
Download as PDF, TXT or read online on Scribd
You are on page 1/ 3

EXPERIMENT NUMBER:-5

Subhash Chandra 2012uec1507 Date:-21/10/2013 Batch:-EC-3

1. Aim:To study the operation and tables of 4 bit parity generator and checker.

2. Equipment Required: Digital trainer kit wires IC used:- IC 7486 ,IC 7404

3. Boolean Expression:Input parity bit Output parity bit

4. Circuit Diagram:To generate input parity

To check output parity

5. Truth Table:-

6. K Map:For input odd parity bit

For input EVEN parity bit

7. Result:The circuits for the design of four bit parity generator and checker were simplified using K-MAP and then verified experimentally. When the number of high input are Odd than the parity generated is Even .and vice versa

8. Conclusion:In a digital data transfer system to detect error a parity bit is employed using parity generator. Parity generator generate even and odd parity bit. Even parity bit makes no of ones even and odd parity bit makes no of ones odd. Input odd parity bit is compliment of input even parity bit. If output parity is 0 than there is no error otherwise error is present.

You might also like