Hanbit Hmn328D: Non-Volatile Sram Module 256kbit (32K X 8-Bit), 28pin Dip, 5V Part No. Hmn328D
Hanbit Hmn328D: Non-Volatile Sram Module 256kbit (32K X 8-Bit), 28pin Dip, 5V Part No. Hmn328D
Hanbit Hmn328D: Non-Volatile Sram Module 256kbit (32K X 8-Bit), 28pin Dip, 5V Part No. Hmn328D
HMN328D
Non-Volatile SRAM MODULE 256Kbit (32K x 8-Bit),28Pin DIP, 5V Part No. HMN328D GENERAL DESCRIPTION
The HMN328D nonvolatile SRAM is a 262,144-bit static RAM organized as 32,768 bytes by 8 bits. The HMN328D has a self-contained lithium energy source provide reliable non-volatility coupled with the unlimited write cycles of standard SRAM and integral control circuitry which constantly monitors the single 5V supply for an out-oftolerance condition. When such a condition occurs, the lithium energy source is automatically switched on to sustain the memory until after VCC returns valid and write protection is unconditionally enabled to prevent garbled data. In addition the SRAM is unconditionally write-protected to prevent an inadvertent write operation. At this time the integral energy source is switched on to sustain the memory until after VCC returns valid. The HMN328D uses extremely low standby current CMOS SRAM s, coupled with small lithium coin cells to provide nonvolatility without long write-cycle times and the write-cycle limitations associated with EEPROM.
FEATURES
w Access time : 70, 85, , 120, 150 ns w High-density design : 256Kbit Design w Battery internally isolated until power is applied w Industry-standard 28-pin 32K x 8 pinout w Unlimited write cycles w Data retention in the absence of VCC w 10-years minimum data retention in absence of power w Automatic write-protection during power-up/power-down cycles w Data is automatically protected during power loss w Industrial temperature operation
PIN ASSIGNMENT
1 2 3 4 5 6 7 8 9 10 11 12 13 14
28 27 26 25 24 23 22 21 20 19 18 17 16 15
OPTIONS
w Timing 70 ns 85 ns 120 ns 150 ns
MARKING
- 70 - 85 -120 -150
VCC /WE A13 A8 A9 A11 /O E A10 /CE DQ7 DQ6 DQ5 DQ4 DQ3
HANBit
FUNCTIONAL DESCRIPTION
HMN328D
The HMN328D executes a read cycle whenever /WE is inactive(high) and /CE is active(low). The address specified by the address inputs(A0-A14) defines which of the 32,768 bytes of data is accessed. Valid data will be available to the eight data output drivers within tACC (access time) after the last address input signal is stable. When power is valid, the HMN328D operates as a standard CMOS SRAM. During power-down and power-up cycles, the HMN328D acts as a nonvolatile memory, automatically protecting and preserving the memory contents. The HMN328D is in the write mode whenever the /WE and /CE signals are in the active (low) state after address inputs are stable. The later occurring falling edge of /CE or /WE will determine the start of the write cycle. The write cycle is terminated by the earlier rising edge of /CE or /WE. All address inputs must be kept valid throughout the write cycle. /WE must return to the high state for a minimum recovery time (tWR) before another cycle can be initiated. The /OE control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output bus been enabled (/CE and /OE active) then WE will disable the outputs in tODW from its falling edge. The HMN328D provides full functional capability for Vcc greater than 4.5 V and write protects by 4.37 V nominal. Powerdown/power-up control circuitry constantly monitors the VCC supply for a power-fail-detect threshold VPFD. When VCC falls below the VPFD threshold, the SRAM automatically write-protects the data. All inputs to the RAM become dont care and all outputs are high impedance. As Vcc falls below approximately 3 V, the power switching circuit connects the lithium energy soure to RAM to retain data. During power-up, when Vcc rises above approximately 3.0 volts, the power switching circuit connects external Vcc to the RAM and disconnects the lithium energy source. Normal RAM operation can resume after Vcc exceeds 4.5 volts.
BLOCK DIAGRAM
/OE /WE 32K x 8 SRAM Block Power A0-A14 DQ0-DQ7
PIN DESCRIPTION
A0-A14 : Address Input /CE : Chip Enable VSS : Ground /CE CON VCC DQ0-DQ7 : Data In / Data Out /WE : Write Enable /OE : Output Enable Lithium Cell VCC: Power (+5V) NC : No Connection
/CE
HANBit
TRUTH TABLE
MODE Not selected Output disable Read Write /OE X H L X /CE H L L L /WE X H H L I/O OPERATION High Z High Z DOUT DIN
HMN328D
NOTE: Permanent device damage may occur if Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the Recommended DC Operating Conditions detailed in this data sheet. Exposure to higher than recommended voltage for extended periods of time could affect device reliability.
HANBit
DC ELECTRICAL CHARACTERISTICS (TA= TOPR, VCCmin VCC VCCmax )
PARAMETER Input Leakage Current Output Leakage Current Output high voltage Output low voltage Standby supply current Standby supply current CONDITIONS VIN=VSS to VCC /CE=VIH or /OE=VIH or /WE=VIL IOH=-1.0mA IOL= 2.1mA /CE=VIH /CE VCC-0.2V, 0V VIN 0.2V, or VIN VCC-0.2V Operating supply current Power-fail-detect voltage Supply switch-over voltage Min.cycle,duty=100%, /CE=VIL, II/O=0 ICC VPFD VSO 4.30 55 4.37 3 ISB1 2.5 SYMBOL ILI ILO VOH VOL ISB MIN 2.4 TYP. 4
HMN328D
UNIT mA mA V V mA
15 4.50 -
V V
HANBit
READ CYCLE (TA= TOPR, VCCmin VCC VCCmax )
PARAMETER Read Cycle Time Address Access Time Chip enable access time Output enable to Output valid Chip enable to output in low Z Output enable to output in low Z Chip disable to output in high Z Output disable to output high Z Output hold from address change SYMBOL tRC tACC tACE tOE tCLZ tOLZ tCHZ tOHZ tOH Output load A Output load A Output load A Output load B Output load B Output load B Output load B Output load A CONDITIONS MIN 70 5 5 0 0 10 -70 MAX 70 70 35 25 25 MIN 85 5 0 0 0 10 -85 MAX 85 85 45 35 25 -120 MIN 120 5 0 0 0 10 MAX 120 120 60 45 35 -
HMN328D
UNIT ns ns ns ns ns ns ns ns ns
NOTE: 1. A write ends at the earlier transition of /CE going high and /WE going high. 2. A write occurs during the overlap of allow /CE and a low /WE. A write begins at the later transition of /CE going low and /WE going low. 3. Either tWR1 or tWR2 must be met. 4. Either tDH1 or tDH2 must be met. 5. If /CE goes low simultaneously with /WE going low or after /WE going low, the outputs remain in highimpedance state.
HANBit
POWER-DOWN/POWER-UP CYCLE (TA= TOPR, VCC=5V)
PARAMETER VCC slew, 4.75 to 4.25V VCC slew, 4.75 to VSO VCC slew, VSO to VPFD (max) Chip enable recovery time Data-retention time in Absence of VCC Data-retention time in Absence of VCC Write-protect time SYMBOL tPF tFS tPU Time during which SRAM tCER is write-protected after VCC passes VPFD on power-up. tDR tDR-N TA = 25 TA = 25 ; industrial temperature range (-N) only Delay after VCC slews down tWPT past VPFD before SRAM is Write-protected. 40 100 10 6 40 80 CONDITIONS MIN 300 10 0 TYP. -
HMN328D
MAX -
UNIT
120
ms
years years
150
tCHZ
High-Z
HANBit
- READ CYCLE NO.3 (/OE Access)*1,5
tRC Address tACC /OE tOE DOUT tOLZ High-Z tOHZ Data Valid High-Z
HMN328D
NOTES: 1. /WE is held high for a read cycle. 2. Device is continuously selected: /CE = /OE =VIL. 3. Address is valid prior to or coincident with CE transition low. 4. /OE = VIL. 5. Device is continuously selected: /CE = VIL
HANBit
- WRITE CYCLE NO.2 (/CE-Controlled)*1,2,3,4,5
tWC Address tAS /CE tWP /WE tDW DIN tWZ DOUT Data Undefined (2)
NOTE : 1. /CE or /WE must be high during address transition. 2. Because I/O may be active (/OE low) during this period, data input signals of opposite polarity to the outputs must not be applied. 3. If /OE is high, the I/O pins remain in a state of high impedance. 4. Either tWR1 or tWR2 must be met. 5. Either tDH1 or tDH2 must be met.
HMN328D
tAW tCW
tWR2
High-Z
- POWER-DOWN/POWER-UP TIMING
tPF
tCER
/CE
HANBit
PACKAGE DIMENSION
Dimension A B C D E F G H I J Min 1.470 0.710 0.365 0.012 0.008 0.590 0.017 0.090 0.075 0.120 Max 1.500 0.740 0.375 0.013 0.630 0.023 0.110 0.110 0.150
HMN328D
J A H G
I B C D E F
ORDERING INFORMATION
H M N 32 8 D - 70 I
Operating Temp. : Blank = Commercial (0 to 70 C ) I = Industrial (-40 to 85C)
Speed options : 70 = 70 ns 85 = 85 ns 120 = 120 ns 150 = 150 ns Dip type package Device : 32K x 8 bit Nonvolatile Timekeeping SRAM HANBit Memory Module