Paper

First test results of the trans-impedance amplifier stage of the ultra-fast HPSoC ASIC

, , , , , , , , , , , , , , , , , and

Published 7 February 2023 © 2023 IOP Publishing Ltd and Sissa Medialab
, , Citation C. Chock et al 2023 JINST 18 C02016 DOI 10.1088/1748-0221/18/02/C02016

1748-0221/18/02/C02016

Abstract

We present the first results from the HPSoC ASIC designed for readout of Ultra-fast Silicon Detectors. The 4-channel ASIC manufactured in 65 nm CMOS by TSMC has been optimized for 50 μm thick AC-LGAD. The evaluation of the analog front end with β-particles impinging on 3 × 3 AC-LGAD arrays (500 μm pitch, 200 × 200 μm2 metal) confirms a fast output rise time of 600 ps and good timing performance with a jitter of 45 ps. Further calibration experiments and TCT laser studies indicate some gain limitations that are being investigated and are driving the design of the second-generation pre-amplification stages to reach a jitter of 15 ps.

Export citation and abstract BibTeX RIS

10.1088/1748-0221/18/02/C02016