PREPARED FOR SUBMISSION TO JINST

TOPICAL WORKSHOP ON ELECTRONICS FOR PARTICLE PHYSICS GLASGOW 30 September - 4 October 2024

# Experiences and Lessons Learned from the End-of-Substructure card production of the ATLAS ITk Strip Upgrade

L. Bauckhage,<sup>*a,b*,1</sup> A. L. Boebel,<sup>*a*</sup> H. Ceslik,<sup>*a*</sup> M. Dam,<sup>*d*</sup> A. da Silva,<sup>*a*</sup> S. Diez Cornell,<sup>*a*</sup> C. M. Garvey,<sup>*c*</sup> R. S. Gotfredsen,<sup>*d*</sup> P. Göttlicher,<sup>*a*</sup> I. M. Gregor,<sup>*a,b*</sup> J. M. Keaveney,<sup>*c*</sup> A. Palmelund,<sup>*d*</sup> S. Ruiz Daza,<sup>*a,b*</sup> S. Schmitt,<sup>*a*</sup> M. Stanitzki,<sup>*a*</sup> L. R. Strom<sup>*a*</sup>

<sup>a</sup>Deutsches Elektronen-Synchrotron DESY,

Germany

<sup>b</sup>Physikalisches Institut, University of Bonn,

Nußallee 12, 53115 Bonn, Germany

<sup>c</sup>Department of Physics, University of Cape Town,

Rondebosch, Cape Town 7700, South Africa

<sup>d</sup>Niels Bohr Institute, University of Copenhagen Blegdamsvej 17, 2100 København, Denmark

*E-mail:* lukas.bauckhage@desy.de

ABSTRACT: The silicon tracker of the ATLAS experiment will be upgraded for the upcoming High-Luminosity Upgrade of the LHC. The main building blocks of the new strip tracker are modules that consist of silicon sensors and hybrid PCBs hosting the read-out ASICs. The modules are mounted on rigid carbon-fiber substructures, known as staves in the central barrel region and petals in the end-cap regions, that provide common services to all the modules. At the end of each stave or petal side, a so-called End-of-Substructure (EoS) card facilitates the transfer of data, power, and control signals between the modules and the off-detector systems. The EoS connects up to 28 data lines to one or two lpGBT chips that provide data serialization and uses a 10 Gbit s<sup>-1</sup> versatile optical link to transmit signals to the off-detector systems. To meet the tight integration requirements in the detector, several different EoS card designs are needed. The power to the EoS is provided by a dedicated dual-stage DC-DC package providing 2.5 V and 1.2 V to the EoS cards. As the EoS production of almost 2000 EoS cards and accompanying DC-DC converters is getting close to completion, the production experience including detailed QC statistics and design validation (QA) results is reported on.

KEYWORDS: Electronic detector readout concepts (solid-state); Front-end electronics for detector readout

<sup>&</sup>lt;sup>1</sup>Corresponding author.

## Contents

| 6 | Summary and Outlook       | 4 |
|---|---------------------------|---|
|   | 5.2 Startup in Cold       | 4 |
|   | 5.1 FEC Errors            | 3 |
| 5 | QC Results                | 3 |
| 4 | Production and QC Status  | 3 |
| 3 | Quality Control Procedure | 2 |
| 2 | Design of EoS cards       | 1 |
| 1 | Introduction              | 1 |

## 1 Introduction

The ATLAS Experiment at the Large Hadron Collider (LHC) [1] at CERN is preparing for the High-Luminosity LHC (HL-LHC) upgrade planned for the LS3 phase 2026-2028. The increased pile-up and radiation levels at the HL-LHC require a complete replacement of the current Inner Detector (ID) with a new Inner Tracker (ITk) [2]. Part of it is a silicon microstrip (ITk Strip) detector, that will be installed in the central barrel and end-cap regions of the ATLAS detector. End-of-Substructure (EoS) cards are used to connect the module front-end electronics to the off-detector systems [3]. Approximately 2000 EoS cards are produced and undergo a detailed quality control procedure. In section 2 the design of the EoS cards is described. The QC procedure is described in section 3. In section 4 the current production and QC status is reported and a selection of recent QC results are discussed in section 5.

#### 2 Design of EoS cards

The ATLAS ITk pixel and barrel and endcap strip detectors are illustrated in figure 1. The ITk Strip detector consists of staves in the barrel and petals in the endcap regions, housing modules with silicon sensors and readout ASICs and an EoS card glued on the end of each substructure [4]. The EoS cards are designed to transfer data, power, and control signals between the modules and the off-detector systems.

Figure 2 gives an overview of the functional components of an EoS card. The EoS card connects up to 28 data streams at  $640 \text{ Mbit s}^{-1}$  from the modules to the eLinks of one or two low-power Gigabit Transceivers (lpGBT) [5], radiation-hard ASICs developed at CERN. These are multiplexed to  $10 \text{ Gbit s}^{-1}$  signals and converted to optical signals by Versatile Link Plus (VL+)



Figure 1. The ATLAS ITk detector overview (left) [2] and detailed view of petal and stave substructures with the positions of EoS cards marked (right).



Figure 2. Diagram of components of an EoS card.

Transceivers (VTRx+) [6]. Clock and Control signals from off-detector systems are received via a  $2.5 \,\text{Gbit s}^{-1}$  optical fiber. One of the EoS cards is equipped with a dual-stage DC-DC converter that provides  $2.5 \,\text{V}$  and  $1.2 \,\text{V}$  to both EoS cards. Further details on the design of the EoS cards can be found in [7].

# **3** Quality Control Procedure



**Figure 3**. Test setups used for QC. Left: Climate chamber with rack of 24 EoS cards. Center: HV test setup. Right: Needle prober for electrical and optical connection tests.

The EoS cards undergo a detailed QC procedure to ensure their functionality and reliability. A failure can affect the performance of an entire stave or petal. The QC procedure includes tests of the PCBs using customer testcoupons (CTC) before PCB population, optical and flying probe tests at the production workshop, 3D X-ray imaging of the lpGBT ballgrid arrays (BGA) and four testbenches testing the fully assembled EoS cards. Pictures of the last three testbenches are shown in figure 3. In the first testbench, optical images and infrared (IR) images of the lpGBT and VTRx+

during operation are taken. Bending of cards is identified by flatness measurements and basic electrical tests are performed. The second testbench can test up to 24 EoS cards on a rack in a climate chamber. Full function tests are performed during ten cycles at -35 °C and 25 °C. The third testbench ramps up the voltage on every HV line separately to 1.1 kV and measures the leakage current. The fourth testbench is a needle prober connected to a FPGA that sends and receives data to and from the EoS card via the VTRx+ and dedicated test pads close to the bond pads connecting the eLinks to the bustape. Bit-Error-Rate-Tests (BERT) are performed on all eLinks and eye diagrams are recorded on the 10 Gbit s<sup>-1</sup> up-link and the 2.5 Gbit s<sup>-1</sup> down-links. The FPGA counts the frame errors on the 10 Gbit s<sup>-1</sup> up-links via the Cyclic Redundancy Check (CRC) checksum and the lpGBT has a counter for forward-error corrections (FEC) used to compensate bit-flips in the datastream from off-detector to lpGBT on the 2.5 Gbit s<sup>-1</sup> down-link.



## 4 Production and QC Status

Figure 4. EoS card production and QC status (left) and encountered failure types (right).

The current status of the EoS card production and QC is summarized in figure 4. The PCB production is almost complete and the population of 2/3 of all EoS cards is done. More than a third of all EoS cards have undergone the full QC so far. However, more than 5 % of all tested EoS cards have failed the QC and 8 % are marked for "evaluation" for different, less critical reasons. Among the most common failure types are, besides handling errors and PCB issues found during the CTC tests, FEC errors and problems of the lpGBT starting up at low temperatures ("cold failure").

# 5 QC Results

## 5.1 FEC Errors

During the BERT tests in the fourth testbench, some EoS cards show a non-zero FEC counter. These are correlated to asymmetric eye diagrams as shown for three examples in figure 5. The eye diagrams of the EoS cards with FEC errors show asymmetric amplitudes to both very high or very low values. These errors are related to an internal DC-offset of the receiver circuit within the lpGBT.



**Figure 5**. Eye diagrams of a fully functioning EoS card (left) and two EoS cards with FEC errors (center; right). The eye diagrams are recorded using dedicated design blocks in the lpGBT. A discriminator with fixed threshold (near an amplitude of 15) digitizes the data stream and recovers the clock which is input to a PLL. For recording the eye diagram, the threshold of an independent discriminator (vertical axis) is varied, as well as the phase of the discriminator output relative to the PLL clock (horizontal axis). The color coding shows the number of detected logic transitions for a fixed gating time.

#### 5.2 Startup in Cold

Some EoS cards fail to start up at low temperatures in the climate chamber. The failure is not reproducible at room temperature. Some EoS cards fail to start up at every temperature cycle at -35 °C, while others are able to start in some cycles. When in the error state the card does not react to reset-signals or other means of communication. The power consumption is static but varies between different power cycles. There is a suspicion [8] that the internal clock system of the lpGBT is interrupted.

## 6 Summary and Outlook

The CERN-ASIC group confirmed that there are lpGBT design issues, which can explain both the appearance of FEC errors and the cold startup problem. These issues could only be identified due to the detailed QC procedures and with a sufficiently large number of EoS cards tested. The EoS card production has been stopped temporarily, while the QC of the remaining already populated cards is ongoing.

Copyright 2024 CERN for the benefit of the ATLAS Collaboration. Reproduction of this article or parts of it is allowed as specified in the article CC-BY-4.0 license.

#### References

- [1] O. S. Brüning et al., LHC Design Report, CERN-2004-003-V-1 (2004).
- [2] ATLAS Collaboration, ATLAS Inner Tracker Strip Detector: Technical Design Report, ATLAS-TDR-025, CERN-LHCC-2017-005 (2017).
- [3] Mengqing Wu, ATLAS TDAQ Collaboration, FELIX: Readout upgrade for the ATLAS Trigger DAQ system in HL-LHC, 2020 NIM A 1048 167994.
- [4] L. Poley et al., *The ABC130 barrel module prototyping programme for the ATLAS strip tracker*, 2020 JINST 15 P09004.

- [5] P. Moreira et al., *lpGBT documentation: release* (2024), https://cds.cern.ch/record/2809058.
- [6] L. Olantera et al., Versatile Link+ Transceiver Production Readiness, 2020 PoS 370 p. 055.
- [7] P. Göttlicher et al., *Current status of the end-of-substructure (EoS) card project for the ATLAS strip tracker upgrade using final ASICs*, 2023 *JINST* **18** C03016.
- [8] CERN-ASIC Group, private communication, September 2024.