CERN Accelerating science

CERN Document Server Pronađeno je 2,045 zapisa  1 - 10slijedećikraj  idi na zapis: Pretraživanje je potrajalo 0.29 sekundi 
1.
Real-time cluster finding for LHCb silicon pixel VELO detector using FPGA / Lazzari, Federico (Universita & INFN Pisa (IT))
LHCb-TALK-2019-040.- Geneva : CERN, 2019 Fulltext: PDF;
In : 19th International Workshop on Advanced Computing and Analysis Techniques in Physics Research, Saas Fee, Switzerland, 11 - 15 Mar 2019
2.
FPGA-based real-time data processing for accelerating reconstruction at LHCb / Lazzari, Federico (Universita & INFN Pisa (IT))
LHCb-TALK-2021-291.- Geneva : CERN, 2021 Fulltext: PDF;
In : TWEPP 2021 Topical Workshop on Electronics for Particle Physics, Online, Online, 20 - 24 Sep 2021
3.
An optical network for accelerating real-time tracking with FPGAs / Lazzari, Federico (Universita & INFN Pisa (IT))
LHCb-TALK-2020-040.- Geneva : CERN, 2020 Fulltext: PDF;
In : Connecting The Dots 2020, Princeton, United States Of America, 20 - 30 Apr 2020
4.
LHCb charm physics (including CPV) / Lazzari, Federico (Universita & INFN Pisa (IT))
LHCb-TALK-2022-217.- Geneva : CERN, 2022 Fulltext: PDF;
In : Interplay between Particle and Astroparticle Physics 2022, Vienna, At, 5 - 9 Sep 2022
5.
Demonstration of track reconstruction with FPGAs on live data at LHCb / Lazzari, Federico (Universita & INFN Pisa (IT))
LHCb-TALK-2023-097.- Geneva : CERN, 2023 Fulltext: PDF;
In : 26th International Conference on Computing in High Energy & Nuclear Physics, Norfolk, Virginia, Us, 8 - 12 May 2023
6.
LHCb-Real-time computing solutions based on FPGAs
Reference: Poster-2020-1021
Created: 2020. -1 p
Creator(s): Lazzari, Federico

With the slowdown of Moore’s law, the need for more effective, specialized computing solutions in HEP is increasing. This is particularly true for real-time processing of data in LHC high-rate experiments. One promising solution is the use of FPGA, that are a standard solution to many problems in the industry where large computing power is needed in high-tech devices that are produced in limited quantities (avionics, medical scanners, advanced radars, etc...). FPGAs still have a quick pace of progress, and are well suitable for highly parallel, high-speed environments, and in recent times are gaining popularity also in HEP. The LHCb experiment is currently undergoing a major upgrade for Run-3, in which the complete detector will be read out and events fully reconstructed at the full LHC crossing rate, while at the same time planning for future runs at even higher luminosities. In this context, intense R&D is being performed on alternative solutions to traditional general-purpose computing. We present the current status of efforts towards the use of FPGAs for several tasks: reconstruction of clusters in the pixel detector, track reconstruction in the VELO, and reconstruction of large sections of the tracking. This includes both simulations and tests with actual hardware in the realistic environment of the first prototypes of LHCb's upgraded DAQ system.

Related links:
LHCb poster
© CERN Geneva

Access to files
7.
Proposal for FPGA-based tracking in the LHCb downstream region / Morello, Michael (Universita & INFN Pisa (IT)) ; Lazzari, Federico (Universita & INFN Pisa (IT)) ; Baldini, Wander (Universita e INFN, Ferrara (IT)) ; Bassi, Giovanni (Universita & INFN Pisa (IT)) ; Contu, Andrea (Universita e INFN, Cagliari (IT)) ; Fantechi, Riccardo (Universita & INFN Pisa (IT)) ; He, Jibo (University of Chinese Academy of Sciences (CN)) ; Jashal, Brij (Tata Inst. of Fundamental Research (IN)) ; Kotriakhova, Sofia (Universita e INFN, Ferrara (IT)) ; Martinelli, Maurizio (Universita & INFN, Milano-Bicocca (IT)) et al.
This document describes the design principles and the implementation details of a FPGA-based reconstruction system, aimed at enhancing the Real-Time Analysis capabilities of LHCb beyond the level of Upgrade I..
LHCb-PUB-2024-001; CERN-LHCb-PUB-2024-001.- Geneva : CERN, 2024 - 65. Fulltext: PDF;
8.
Improving charm CPV measurements with real-time data reconstruction / Lazzari, Federico
The violation of CP asymmetry in charm decays is a small effect, and has only recently been experimentally established in a single decay mode [...]
CERN-THESIS-2022-069 -

9.
Real-time computing solutions based on FPGAs
Reference: Poster-2024-1220
Created: 2020. -1 p
Creator(s): Lazzari, Federico

With the slowdown of Moore’s law, the need for more effective, specialized computing solutions in HEP is increasing. This is particularly true for real-time processing of data in LHC high-rate experiments. One promising solution is the use of FPGA, that are a standard solution to many problems in the industry where large computing power is needed in high-tech devices that are produced in limited quantities (avionics, medical scanners, advanced radars, etc...). FPGAs still have a quick pace of progress, and are well suitable for highly parallel, high-speed environments, and in recent times are gaining popularity also in HEP. The LHCb experiment is currently undergoing a major upgrade for Run-3, in which the complete detector will be read out and events fully reconstructed at the full LHC crossing rate, while at the same time planning for future runs at even higher luminosities. In this context, intense R&D is being performed on alternative solutions to traditional general-purpose computing. We present the current status of efforts towards the use of FPGAs for several tasks: reconstruction of clusters in the pixel detector, track reconstruction in the VELO, and reconstruction of large sections of the tracking. This includes both simulations and tests with actual hardware in the realistic environment of the first prototypes of LHCb's upgraded DAQ system.

© CERN Geneva

Fulltext
10.
Real-time cluster finding for LHCb silicon pixel VELO detector using FPGA / Lazzari, Federico (U. Siena (main) ; INFN, Pisa) ; Bassi, Giovanni (INFN, Pisa ; Pisa, Scuola Normale Superiore) ; Cenci, Riccardo (INFN, Pisa ; Pisa, Scuola Normale Superiore) ; Morello, Michael J (INFN, Pisa ; Pisa, Scuola Normale Superiore) ; Punzi, Giovanni (INFN, Pisa ; Pisa U.)
In the Run-3 of LHCb, the High Level Trigger will have to process events at full LHC collision rate (30 MHz). This is a very challenging goal, and delegating some low-level tasks to FPGA accelerators can be very helpful by saving precious computing time. [...]
2020 - 6 p. - Published in : J. Phys.: Conf. Ser. 1525 (2020) 012044
In : 19th International Workshop on Advanced Computing and Analysis Techniques in Physics Research, Saas Fee, Switzerland, 11 - 15 Mar 2019, pp.012044

Niste pronašli ono što ste htjeli? Pokušajte pretražiti na ovim serverima:
recid:2667051 u Amazon
recid:2667051 u CERN EDMS
recid:2667051 u CERN Intranet
recid:2667051 u CiteSeer
recid:2667051 u Google Books
recid:2667051 u Google Scholar
recid:2667051 u Google Web
recid:2667051 u IEC
recid:2667051 u IHS
recid:2667051 u INSPIRE
recid:2667051 u ISO
recid:2667051 u KISS Books/Journals
recid:2667051 u KISS Preprints
recid:2667051 u NEBIS
recid:2667051 u SLAC Library Catalog