# Low Noise BiCMOS Front-end Amplifier in the DMILL Technology

C. Hu-Guo<sup>1</sup>\*, P. Schmitt<sup>1</sup>, T.D. Le<sup>1</sup>, C. Hoffmann<sup>1</sup>, Y. Zinzinus<sup>2</sup>, Y. Hu<sup>2</sup>,

<sup>[1]</sup> IReS, Strasbourg France, <sup>[2]</sup> LEPSI, Strasbourg France

\* Corresponding author: E-mail: christine.hu@ires.in2p3.fr Tel: 33-3-88-10-66-24 fax: 33-3-88-10-62-34

#### Abstract

Bipolar transistors become interesting devices for low noise front-end amplifier when the requirement of high speed has to be combined with low power dissipation. This paper presents a low noise front-end design using bipolar technology. This design has been proposed for the MSGC front-end electronics of the CMS tracker to shorten the effective signal length leading to a reduced pile-up probability from tracks belonging to different bunch crossings. It could equally well be used for Silicon detectors.

The detailed simulation of the circuit and the measured performance of several prototype circuits are described. At a power consumption of 1.4 mW/channel, a peaking time of 25 ns, a gain of 90 mV/MIP with a non-linearity less than 5% over  $\pm 6$  MIPS dynamical range and a low noise performance (Equivalent Noise Charge *ENC*) of 1000 electrons rms were obtained for a 12 pF detector capacitance.

The radiation hardness of DMILL bipolar transistors has been a crucial issue in the past. Results of an irradiation with a high intensity pion beam are presented in this paper.

# **1. INTRODUCTION**

In the CMS inner tracker will be several million channels of MSGC detectors. The readout requires high-density front-end electronics with an acceptable signal to noise performance, a speed sufficient to enable an event timing at the level of about two bunch crossing and a power consumption limited to a few mW per channel.

In order to reach this goal, the circuit solutions developed in low power specification should cope with the additional constraints of low noise, large bandwidth and high impedance input loads. Indeed, noise-power-speed conflicts exist. The requirement of low power suggests a choice of low currents, which produce low transistor transconductance and therefore low speed and high noise. Bipolar technology offers nowadays devices with excellent characteristics and is best suited for low power and fast electronics because of the highest transconductance to bias current ratio of *BJTs*. Another potential advantage of using bipolar transistors is a better noise matching compared to *CMOS* device.

A *BiCMOS* front-end electronic circuit has been developed. This paper presents the design concept and experimental results.

# 2. FRONT-END TOPOLOGY

Figure 1 shows the topology of the front-end circuit. A folded cascode topology is chosen for the preamplifier stage. The input transistor is a bipolar *NPN* transistor. The cascode transistor is a *PMOS* transistor because of *PNP* transistors is not available in the DMILL process. For all current sinks and current sources, *CMOS* transistors are used due to their better performances. The feedback loop consists of a capacitance of 100 fF and a resistance of 350 K $\Omega$ . The time constant of the feedback loop is short enough so the signal after the preamplifier does not require any differentiation.



Fig. 1 Front-end topology

The second stage is constituted by a differential pair. It is used as an active filter to eliminate noise outside the useful bandwidth. The preamplifier and shaper together perform a semi-Gaussian shaping.

## **3. LOW NOISE OPTIMISATION**

The noise performance of the front-end circuit is essentially defined by the equivalent input voltage noise and by the shot noise of the base current of the input transistor. [1]

$$d v_{eq}^{2} = 4kT(\gamma r_{B} + \frac{1}{2g_{m}}) df = 4kT(\gamma r_{B} + \frac{kT}{2qI_{c}})df$$
$$d i_{eq}^{2} = \left[2q\left(I_{B} + \frac{I_{c}}{\left|\beta(j\omega)\right|^{2}} + I_{D}\right) + \frac{4kT}{R_{f}}\right] df$$

where

$$\gamma = \frac{C_{Det} + C_f}{C_{Det} + C_f + C_{in}} = \frac{C_{Det} + C_f}{C_T}$$

 $g = \frac{I_c}{I_c} = \frac{qI_c}{qI_c}$ 

 $I_D$  is the leakage current delivered by a detector;  $r_B$  is the base resistance of the input *NPN* transistor;  $C_f$  and  $R_f$  are respectively the feedback capacitor and feedback resistor of the preamplifier.

Consider that the preamplifier-shaper together performs a first order semi-Gaussian shaping, the relative contributions of the above two noise sources depend on the shaping time  $\tau_o$  of the preamplifier-shaper and total input capacitance  $C_T$  as shown below:

$$ENC_{total}^{2} = \frac{1.57e^{2}}{4\pi} \frac{C_{T}^{2}}{\tau_{o}} 4kT \left(\gamma r_{B} + \frac{kT}{2qI_{c}}\right) + \frac{1.57e^{2}}{4\pi} \frac{1}{q^{2}} \tau_{o} \left[2q \left(\frac{I_{c}}{\beta} + I_{D}\right) + \frac{4kT}{R_{f}}\right]$$

To minimise the contribution of the equivalent input voltage noise; the base-spreading resistance of the input transistor has to be reduced. A large dimension should be used for the input transistor. But from radiation consideration [2] [3], a larger input transistor will significantly increase the shot noise of the base current due to the decrease of the current gain  $\beta$ ;  $\beta$  is more degraded when the current density is low. The size of the input transistor has then to be optimised by a trade off between the two noise source contributions: the series noise source of the base spreading resistance and the parallel noise source due to the base current. According to a preliminary analysis [4], and due to only a few emitter area choices available in the DMILL technology, a transistor emitter area of  $L_e \propto W_e = 20 \propto 1.2 \ \mu m^2$  ( $L_e$ : emitter length,  $W_{a}$ : emitter width) is chosen for the input transistor. The base spreading resistance for the chosen geometry is around  $150\Omega$ .

The optimum collector current of the input bipolar transistor to minimise noise is:

$$I_{C_{OPT}} = \sqrt{\beta} \frac{C_T \mathbf{v}_{th}}{\tau_o}$$

For a required peaking time of 25 ns and a 10 pF detector capacitance ( $C_T \cong 11$  pF), the optimum current is 150 µA ( $I_{C_{OFT}} = 195 \mu A$  for a 12 pF detector capacitance) and if a faster shaping is required, a higher current can be used. Figure 2 represents the noise performance from simulation versus collector current for two values of emitter length.



Fig 2. ENC vs collector current of input transistor

The feedback resistance in the input stage is used both for biasing the input bipolar transistor and for determining the effective gain of the preamplifier. In order to reduce the thermal noise contribution of this feedback resistance, a reasonable high value is chosen.

Noise Degradation<sub>*r<sub>B</sub>*,*R<sub>f</sub>* = 
$$\sqrt{1 + \gamma} \frac{r_B I_{C_{OPT}}}{v_{th}} + \frac{v_{th}}{\frac{R_f I_{C_{OPT}}}{\beta}} - 1$$</sub>

The noise contribution due to the feedback resistance can be derived from the above equation and is less than 4%.

# 4. SENSITIVITY OF THE NOISE TO DETECTOR CAPACITANCE

The usual way to express the performance of a charge amplifier as a linear function of the detector capacitance as shown in the following equation is a good approximation only if the series noise is the dominating component.

$$ENC = ENC_{o} + k C_{D}$$

In the case of the bipolar front-end, this expression has little meaning if the parallel noise component is significant. An evaluation has been performed to compare these two different noise components. The total *ENC* can be represented by the following equation as:

$$ENC = \sqrt{ENC_s^2 + ENC_p^2}$$

where  $ENC_s$  and  $ENC_p$  are the ENC coming from the series noise and parallel noise respectively. Taking into

account these two noises added in quadrature, the series noise is the dominant component in our design before irradiation. It is then interesting to quantify the *ENC* as a linear function of the detector capacitance  $C_{Det}$ .

From the Eldo simulation results, an *ENC* of about of 830 electrons rms was obtained at the detector capacitance equal to 10 pF. The sensitivity of the noise to the detector capacitance around its nominal value of 10pF is 42 e<sup>-</sup> rms/pF. Figure 3 represents *ENC* as function of detector capacitance from simulation results.



## **5. EXPERIMENTAL RESULTS**

Figure 4 shows the output pulse shape over  $\pm$  6 MIPs (24000 e<sup>-</sup>/MIP) dynamic range. The output pulse shape is very close to that of an ideal semi-Gaussian curve. The undershoot is less than 5%. Figure 5 represents the output peak amplitude (in mV) with an average gain of 90 mV/silicon MIP over  $\pm$  6 MIPs dynamic range. The non-linearity is less than 3% in  $\pm$  5 MIPs range. Figure 6 shows the peaking time for an input range from -6 up to +6 MIPs. A variation of  $\pm$ 1 ns has been obtained.



Fig. 4. Measured output pulse shapes over  $\pm 6$  MIP

The power consumption of the BiCMOS front-end is 1.42 mW/channel. The detailed power distribution is as follows: 580  $\mu$ W for the preamplifier, 240  $\mu$ W for the shaper and 600  $\mu$ W for the emitter follower. The power consumption is similar to that of the APVD which is 1.46

mW/channel. Power consumption in the emitter follower depends on the total pipeline capacitance of channel. The 600  $\mu$ W of power consumption in the emitter follower is calculated for a load capacitor of 3 pF. This value of the total pipeline capacitance per channel is considered as the worst case.



Fig. 5. Output linearity



Fig. 6. Measured peaking time

Figure 7 represents a measurement of the *ENC* versus detector capacitance.



Fig. 7. Measured ENC versus detector capacitance

Note that the gain of the amplifier will slightly change when the detector capacitance changes. A constant gain at 12 pF is employed for the *ENC* calculation. This means the *ENC* values are smaller than indicated in the curve when the detector capacitance smaller than 12 pF and the values are greater than indicated in the curve when the detector capacitance larger than 12 pF. The real *ENC* at 23.5 pF is around 1450 electrons rms. Taking into account the above correction, the average values of the measured noise figure in *ENC* can be represented as below:

$$ENC = 450 e^{-} + 45 e^{-} / pF$$

The measured and simulated *ENC* values versus the detector capacitance show a very good agreement.

Figures 8 shows the measured noise performance in *ENC* versus the input transistor collector current. It can be seen that the optimum collector current for a 12 pF detector capacitor is around 200  $\mu$ A. This value is very closed to that of the theoretical analysis.



Fig. 8. Measured *ENC* vs. collector current of input transistor ( $C_{Det} = 12 \text{ pF}$ )



Fig. 9. Output waveforms as function of input transistor collector current ( $C_{Det} = 12 \text{ pF}$ )

Figure 9 shows measured output waveforms of the frontend amplifier as function of the input transistor collector current for a detector capacitance of 12 pF (Using the 12 pF is only for the measurement convenience). Figure 10 shows the peaking time versus the input transistor collector current for the same detector capacitance. Higher collector current is biased, quicker the peaking time is.



Fig. 10. Peaking time vs. collector current of input transistor ( $C_{Det} = 12 \text{ pF}$ )

# **6. IRRADIATION**

The radiation hardness of DMILL bipolar transistors has been a crucial issue in the past. To verify the circuit's performances, the circuit was irradiated using a high intensity pion beam with an integrated flux of 1.0 x  $10^{14}$ /cm<sup>2</sup> which is roughly equivalent to 10 years LHC experience. For a same collector current bias (I<sub>c</sub> = 120  $\mu$ A), variations of peaking time (6%), output pulse shape and its amplitude (15%) are relatively small after irradiation because these circuit responses depend less on  $\beta$ .

As expected, the  $\beta$  is a parameter which has a very large variation before and after irradiation [5]. For example, the  $\beta$  of the input transistor has been changed from the nominal value of 200 down to 30 for a collector current biased between 100 and 140  $\mu$ A. The current gain  $\beta$  is a function of collector current. From the simulation curve of current gain  $\beta$  versus collector current for the input transistor *NPN* ( $L_e \ge W_e = 20 \ge 1.2 \ \mu\text{m}^2$ ) shown in figure 11, it can be seen that the collector current biased at around 120  $\mu$ A is just a limit to have a correct performance.

A weakness in circuit architecture has also been noted with respect to the feedback resistor in the preamplifier. In fact, leakage currents of the bipolar transistor  $I_{SC}$  and  $I_{SE}$  increase after irradiation, these lead to a DC bias variation via the feedback resistor  $R_{f}$ . In the worst case,

the preamplifier is blocked. A feedback transistor can be used to replace that feedback resistor if a single power supply is employed (0 to 4 V). If so, a higher collector current bias can be used to compensate delay of peaking time and reduce of output wave amplitude. The contribution of the parallel noise can also be reduced if a higher collector current bias is employed.



Fig. 11. Transistor current gain  $\beta$  vs. collector current ( $L_e \ge W_e = 20 \ge 1.2 \ \mu m^2$ )

The *ENC* at 12 pF after irradiation is estimated around 350 electrons more than the *ENC* at the same detector capacitor before irradiation. This increase is essentially due to the degradation of the current gain  $\beta$ . In this case, the shot noise source of the base current of the input transistor is as important as the series voltage noise generated essentially by the base resistor. It is possible to reduce the degradation of  $\beta$  by increasing the collector current as explained above.

## CONCLUSION

In this paper, a low noise, low power consumption BiCMOS front-end using the radiation hard SOI DMILL process has been presented. An *ENC* noise of 450 electrons at 0 pF with a noise slope of 45 electrons/pF has been obtained for a peaking time of 25 ns, a gain of 90 mV/MIP. The irradiation measurement using a high intensity pion beam with an integration flux of 1.0 x  $10^{14}$ /cm<sup>2</sup> has been performed. With a modification of the feedback device in the preamplifier, the characteristic of the designed front-end circuit will be suitable for use at CMS experiences.

### ACKNOWLEDGEMENT

We would like to thank Dr. R. Horisberger for his help and efficient support of the irradiation test at PSI.

#### REFERENCES

- [1] K.R. Laker and W.M.C. Sansen, "Design of Analog Intergrated Circuit and System", McGraw-Hall International Editions, 1994
- [2] W. Dabrowski, G. Bonazzola *et al.* "Fast Bipolar Front-End for Binary Readout of Silicon Strip Detectors", Nuclear Instruments and Methods in Physics Research, A 350 1994, pp 548-555
- [3] G. Bertuccio, L. Fasoli and M. Sampietro, "Design Criteria of Low-Power Low-Noise Charge Amplifiers in VLSI Bipolar Technology", IEE Transactions on Nuclear Science, Vol. 44, No. 5, Oct. 1997
- [4] Y. Hu, A. Loge and W Dulinski, "A Low Noise, Low Power BiCMOS preamplifier-Shaper for Microstrip Detectors Using DMILL Process and irradiation measurement", Nuclear Instruments and Methods in Physics Research, A 423 1999 pp. 272-281
- [5] M. Dentan *et al.* "Final Acceptance of the DMILL Technology Stabilized at TEMIC/MHS", Proceedings of the 4<sup>th</sup> Workshop on Electronics for LHC Experiments, Rome, September 21-25, 1998, pp. 79-85