

# **ITk Pixel System Test for** the ATLAS Experiment



## **ITk in a Nutshell**

## **Motivation to HL-LHC**

New phase for the LHC machine will be upgraded to explore the Higgs boson properties with higher precision, search for new particles beyond the Standard Model, handle proton-proton collisions up to 14 TeV.

**Pile-up Interactions** Phase Peak Luminosity Integrated Luminosity LHC  $34 \times 10^{34} \text{ cm}^{-2} \text{ s}^{-1}$ **300** *fb*<sup>-1</sup> **50** 

## **ITk Layout**

Complete All-Silicon tracker, low material budget e.g. due to serial powering & CO<sub>2</sub> cooling with Hybrid & **3D** Pixel Modules:

- 65nm CMOS Tech.
- SLDO for serial powering.
- Inner layers featuring 3D & Plannar n-in-p.



**Outer End-Caps (OEC)** 

HL-LHC  $10^{36} \text{ cm}^{-2} \text{ s}^{-1} \nearrow \text{x3}$ 200 **↗** x4

4000 *fb*<sup>-1</sup> **↗** x13

## **ITK Detector Requirements**

**Challenge:** Unprecedented number of collisions per bunch crossing, dense tracking environment, higher radiation dose/fluence.

**Solution**: Construct an extreme radiation hardness, very high granularity for particle identification in this challenging environment. detectors

| Detector (Pixel) | Area (m <sup>2</sup> ) Flue | <b>PROOF</b> (MeV $n_{eq}$ . $cm^{-2}$ ) | Total Power (kw)                                        | TID (Grad) |
|------------------|-----------------------------|------------------------------------------|---------------------------------------------------------|------------|
| ID               | 1.9                         | 5×10 <sup>15</sup>                       | 60                                                      | 0.25       |
| ITk              | 13.6 <b>7</b> x7            | 2.5×10 <sup>17</sup> <b>∧</b> x10        | 250 <b>↗ x4</b>                                         | 0.5 ↗ x2   |
| # Modules        | # Channels (м) Pseudorapic  |                                          | <b>dity</b> InI <b>Readout BW</b> (Mb.s <sup>-1</sup> ) |            |
| <b>2K</b>        | 92                          | <2.5                                     | 32                                                      | )          |
| 10K 7 x5         | 5100 <b>7</b> x55           | <4 7                                     | x1.6 512                                                | 0 겨 x16    |

## **ITk Pixel Sys. Test**

## **Proof of Concept of ITk Detector Services**

**Motivation and Goals:** Construct a prototype to mimic the real detector, enabling design validation and testing of component interplay and demonstrating that detector units meet requirements consistently.

- Outer layers featuring plannar n-in-p.
- Pixels of  $25 \times 100 \ \mu m \& 50 \ \mu m^2$ .

### **Outer Barrel (OB)**





**Inner Sys. (IS)** 

Three Layers of two Stru.: Longeron & inclined half rings In OB flat & Inclined section 66 Lngrs (2376 M.) & 92 IHRs (2096 M.)

Two rings  $L_0 \& L_1$ : Innr R. of 3D M. & Outer R. of Plannar M. Inner Part replaceable after 2000 *fb*<sup>-1</sup> 396 3D M. & 1160 Plannar M.

Three rings  $L_2 \& L_3 \& L_4$ : 2344 Plannar Pixels distributed on Half Rings.

## **Data Transmission**

Each front-end (FE) chip supports up to  $4 \times 1.28$  Gbps uplinks (vs. 160 Mbps in the current ID) with up to 16 links per quad module. GBCR interfaces with lpGBT and VTRx+ for data transmission at 10.24 Gbps over 65m optical cables, using FELIX for efficient DAQ handling.

#### Main study objectives:

- Serial Powering.
- LLS validation with QC for production.
- Detector Control System (DCS).
- Interlock Matrix.
- CO₂ cooling.
- Data Transmission & DAQ.



Zoom: 100 🗘 🍞 🔒

Settings JCOP Framework \*

Tools Multi Trend System Setup

V 🕺

monitoring

Chain Control

0510.00 PM 05130.00 PM 051500 PM 051800 PM 051900 PM 051300 PM 051900 PM 05

## **Detector Control System (DCS)**

Developed DCS with GUI for managing large multi-module detector assemblies. It uses a Finite State Machine to provide efficient, high-level control throughout all operational states.

Interplay different sub-systems, e.g. the interlock to ensure safety of modules and operators with collected data from MOPS that reads each module voltage and temperature. module DAQ, Configure power and monitoring.

## **Serial Powering**

Front-end ASICs in different quad modules are serial powered. Serial powering chains can connect up to 13–14 modules, significantly reducing the required cables and material budget in the detector. A forward bias issue was identified in the last sensor of the chain, necessitating HV power supplies with a low-ohmic off-mode.



## **RD53A Modules Program**

All Local Loaded Support (LLS) types were tested, providing the first opportunity to assess complete detector system. Using RD53A prototypes, Quality control assessments of components with modules performance were tested to demonstrate indiv. testing doesn't differ from collective test. IV, electrical scans and cooling were compared before & after loading on LLS to ensure repeatability of measurements.



OEC half rings with RD53A pixel Inner sys. Triplet & 3D sensors OB demonstrator test stand at SR1 quad at RAL (UK) onto a coupled ring at SLAC (USA). (CERN) populated with RD53 quads.



#### References



### Outlook

**Plan:** In early 2025, preproduction detector units of the Outer System (OB + OEC) will be assembled to build a detector slice. A successful slice test will initiate full-scale production of the pixel detector units.

ATLAS Inner Tracker Pixel Detector: Technical Design Report, CERNLHCC-2017-021, CERN, 2017 | Expected Tracking and Related Performance with the Updated ATLAS Inner Tracker Layout at the High-Luminosity LHC, ATL-PHYS-PUB-2021-024, CERN, 2021

## Yahya Khwaira (LPNHE/Paris) on behalf of the ATLAS Collaboration

## TWEPP-2024 | Glasgow

