# Development and characterization of a large area silicon pad array for an electromagnetic calorimeter

Sourav Mukhopadhyay,<sup>a,c,1</sup> Vinay B. Chandratre,<sup>a,c</sup> Sanjib Muhuri,<sup>b,c</sup> Rama N. Singaraju,<sup>b</sup> Jogender Saini,<sup>b</sup> Tapan K Nayak,<sup>b,d,e</sup>

<sup>a</sup>Bhabha Atomic Research Centre, Mumbai – 400085, India

<sup>b</sup> Variable Energy Cyclotron Centre, Kolkata – 700097, India

<sup>c</sup>Homi Bhabha National Institute, Mumbai – 400094, India

<sup>d</sup>National Institute of Science Education and Research, Jatni – 752050, India

<sup>e</sup>CERN, Geneva 23, Switzerland

*E-mail:* souravm@barc.gov.in

ABSTRACT: We present the research and development work of the first version of a  $6\times6$  array of silicon pad detectors, carried out in India, for the proposed forward calorimeter (FOCAL) as part of the ALICE collaboration upgrade program at CERN. The primary motivation is to develop a large area silicon pad array realizing the challenging requirements of high-energy physics experiments such as low leakage current, high breakdown voltage and evaluate its performance as an active layer in the prototype silicon tungsten (Si-W) electromagnetic (EM) calorimeter. Towards these goals, a 36-pad silicon sensor with an individual pad size of  $\sim 1 \text{ cm}^2$  is designed on a 4-inch high resistivity N-type wafer and fabricated at Bharat Electronics Limited, Bangalore. The sensors have been used to assemble the prototype Si-W calorimeters and were successfully tested with high-energy particle beams. The design and development of the large area silicon sensor and its characterization using radioactive sources in the laboratory and high-energy particle beams are reported in this paper.

KEYWORDS: silicon pad array, pad sensor for calorimeter, large area silicon sensor

<sup>&</sup>lt;sup>1</sup>Corresponding author.

# Contents

| 1 | Introduction                                   | 1  |
|---|------------------------------------------------|----|
| 2 | Design of silicon pad array                    | 2  |
| 3 | TCAD simulation                                | 4  |
| 4 | Fabrication and packaging                      | 5  |
| 5 | Characterization of sensors                    | 6  |
|   | 5.1 Electrical characterization                | 7  |
|   | 5.2 Test with beta source and high-energy beam | 9  |
| 6 | Summary & Conclusion                           | 11 |

# 1 Introduction

Silicon detectors, owing to their good energy and position resolution properties along with their insensitivity towards the magnetic field, are an attractive choice for the active detector layers, especially in vertex and tracking detectors and in calorimeters of a typical high-energy physics experiment with the presence of high magnetic field [1–3]. However, the design of a large area silicon sensor for high-energy physics experiments involves technological challenges and demands specific requirements like high breakdown voltage, low leakage current etc., to be satisfied to alleviate the performance degradations due to long-term operation under heavy particle fluence.

Large breakdown voltage is essential to safely increase the operating voltage of the detector gradually over the years, to mitigate the phenomena like charge collection efficiency degradation, type inversion, increase of full depletion voltage [4–6]. However, for the detectors fabricated in a planar process [7], the breakdown voltage is limited by the presence of a high electric field at the junction edge [8, 9] due to its sharp curvature. This requires additional design techniques to reduce the electric field crowding. Similarly, a low leakage current at the operating voltage is crucial to reduce the shot noise contribution from the detector, improving the signal to noise ratio (SNR) and facilitate better detection of the minimum ionizing particle (MIP). But inherent crystal lattice defects, trap centers, backside charge injection, defect propagation during various fabrication steps make it very challenging to keep the leakage current below few tens of nA per cm<sup>2</sup>. Hence calls for additional processing steps.

The ALICE Collaboration at the Large Hadron Collider, CERN has proposed a new silicontungsten [10–12] electromagnetic calorimeter, called FOCAL [13], as a part of the upgrade program. In the calorimeter, tungsten as a passive absorber initiates the EM shower, which subsequently progresses along with the depth of the calorimeter with fractional ( $\sim 2\%$ ) energy absorption in the active silicon layers. The primary objective of the FOCAL detector is to provide optimum position and energy resolution of the photons and separate  $\gamma$  from  $\pi^0$  up to 200 GeV [14, 15] of incident energy for the incoming particles. FOCAL consists of two different types of silicon detector layers, high granularity layers (HGL) and low granularity layers (LGL). For the LGLs, a large area (~ 40 cm<sup>2</sup>) silicon pad sensor with an individual pad size of ~ 1 cm<sup>2</sup> are adopted, and to extract the accurate position information, a few HGLs consisting of monolithic active pixel sensors (MAPS) with pixel size 30×30  $\mu$ m<sup>2</sup> are planned in the prototype calorimeter [16]. Active silicon pad layers furnish the energy information when summed up layer-wise, thereby constructing complete shower properties.

Various R&D activities towards a similar kind of silicon pad sensor development as the active detection medium in the calorimeters are reported in the literature. One of them is by the CMS collaboration for the HGCAL upgrade [17], where prototypes of hexagonal P-type pad sensors with different active thicknesses and sizes are developed on both 6-inch and 8-inch wafers [18, 19]. It is reported that with the hexagonal shape of silicon pad development on a P-type starting wafer, a reduction in the overall dead area and an improvement in terms of radiation hardness has been achieved. On the other hand, the CALICE collaboration [20] has used silicon pad sensors of 6x6 cm<sup>2</sup> area with 1 cm<sup>2</sup> of individual pad size, developed on 4-inch wafers, in the physics prototypes for the Si-W EM calorimeter to be operated at a future linear electron positron collider [21]. In the subsequent technological prototypes, they have used silicon pad sensors of 9×9 cm<sup>2</sup> area with  $5\times5$  mm<sup>2</sup> of individual pad size developed on 6-inch high resistivity wafers [22]. An optimized guard ring structure has been reported in this work to reduce the dead area at the sensor edge and minimize the guard ring-peripheral pad cross talk.

This paper describes the development of a large area 36-pad silicon sensor intended for the low granularity layers of the FOCAL detector along with the test and characterization results. Section 2 presents the design of the silicon pad array. Section 3 briefly reports the TCAD simulation study of a miniature silicon pad. The fabrication and packaging of the sensors are described in section 4. In section 5, testing and characterization of the fabricated sensors are discussed in detail. Finally, section 6 concludes the paper with a summary.

#### 2 Design of silicon pad array

This design of the silicon pad sensor consists of four mask sets, i.e., P+, contact, metal and passivation-layer-opening, which are used to define the P+ regions, contacts, metallization and openings in the passivation layer. It is a "P on N" type design where the starting wafer is N-type, and a P-type dopant is implanted from the top to form the P-N junction. All the metal routing tracks from the individual pad to the wire bond sites at the periphery have been carried out in a single metal layer (due to foundry limitation), avoiding overlap, as shown in the left panel of figure 1. The development of silicon pad array has been carried out with the flexibility of two different packaging options, first with conventional wire bonding and the second with flip-chip bonding using UBM (Under Ball Metallization) [23]. The metal and passivation-layer-opening mask sets are different for these two different designs. Development of silicon pad sensor with wire bond packaging option is reported in this paper.



**Figure 1**. (left panel) Routing scheme in a single metal from individual pad to wire bond sites (Distances are not to scale), (right panel) Detailed corner view of the 6x6 silicon pad array.

The total size of the sensor is ~ 63 mm × 63 mm, where the actual size of each pad (P+) is 0.997 cm × 0.997 cm (optimized according to the study using Geant4 geometry simulation [24]). The shape of the individual pad is a square type with rounded corners to avoid premature edge breakdown (PEB). Each pad consists of an alignment mark with an opening (window) in metal to check the integrity of individual pad connections. Windows in the metal layer allow tests with a laser by observing the photo-response. The right panel of figure 1 shows one corner view of the sensor, and the corresponding cross-section of the 6×6 silicon pad array is shown in figure 2. The sensors are passivated (0.45  $\mu$ m), with openings in the wire bonding pad sites for testing (electrical characterization like I-V and C-V) and wire bonding. The passivation layer provides electrical stability to the sensor.



**Figure 2**. Cross-section of the silicon pad sensor: three pads with the peripheral region (Distances are not to scale).

Three different design techniques, such as floating guard rings (FGR), metal overhang (MO) and deep junction depth [25–31], are implemented to ensure sufficiently high breakdown voltage. FGR redistributes the potential around the junction over a wide area covered by the guard rings, while the MO approach distributes the electric field and minimizes the corner effects. In addition, with deeper junction depth, larger is the radius of curvature (spherical) of the junction at the edge, leading to reduced electric field crowding.

This pad sensor is designed with three FGRs along the periphery surrounding the  $6\times6$  pads, 10  $\mu$ m of MO over the individual P+ pads, and junction depth of 3  $\mu$ m to have a high breakdown voltage. As shown in the right panel of figure 1, the option for biasing the FGRs is also accommodated (wire bond pads) in the design. Furthermore, additional fabrication steps like intrinsic and extrinsic gettering and back-plane ohmic side processing by double implantation are incorporated to achieve low leakage current [26, 32].

## **3** TCAD simulation

A miniature model (due to the maximum number of grid points limitation) of a single pad has been constructed through process simulation in a TCAD tool. Initially, a 2-D simulation of a single pad was performed and then subsequently, additional design elements like FGR and MO were introduced in the simulation. Process parameters (thermal cycles, implantation dose, and energy) w.r.t different fabrication steps were tuned, followed by the device simulation to analyze the electrical characteristics. Accordingly, geometrical design features (junction depth, guard ring width, spacing, and metal overhang) were determined. The left panel of figure 3 shows the crosssection of the simulated miniature pad structure with FGR and MO. One half of a pad (half-pad) along with a guard ring was simulated. The simulated structure has been optimized with the following geometrical parameters as tabulated in table 1.



**Figure 3**. (left panel) Miniature simulation structure with half a pad and one guard ring, (right panel) Reverse I-V characteristics of the simulated pad structure showing improvements of breakdown voltage with the incorporation of design elements like FGR and MO: (orange) bare pad without FGR and MO, (green) pad with FGR but no MO, (pink) pad with both MO and FGR.

Table 1. Design parameters optimized during simulation

| Parameters                | Values |
|---------------------------|--------|
| Half-pad width            | 60 um  |
| Guard ring width          | 40 um  |
| Pad to guard ring spacing | 40 um  |
| Metal overhang            | 10 um  |

The successive improvement in breakdown voltage with the introduction of FGR and MO is plotted in the right panel of figure 3. A maximum breakdown voltage of ~ 2.5 kV is achieved with the design incorporating both the FGR and MO, whereas the bare pad without FGR and MO has a breakdown voltage of ~ 1.3 kV. The design incorporating only FGR has a breakdown voltage of ~ 2 kV.

## 4 Fabrication and packaging

The silicon pad sensors were fabricated on 4 inch N-type Float-Zone (FZ) single side polished wafers with  $\langle 111 \rangle$  orientation, 3–5 k ohm-cm resistivity, and 300 ± 20  $\mu$ m thickness. A flow chart of the typical sequence of processes followed during the detector development cycle is shown in figure 4. The fabrication process starts with a standard wafer cleaning procedure followed by sacrificial oxidation (also acts as an intrinsic gettering thermal cycle) and etching out to remove the surface impurity. Argon implantation (extrinsic gettering) with high energy and high dose is then performed from the backside to purposefully create a damaged region that acts as a gettering site. Subsequently, initial oxidation, boron implantation, and drive-in steps have been carried out using the first mask (P+), followed by back-plane ohmic side processing by the double implantation method and combined drive-in steps. Then contact opening using the second mask (contact) and metal deposition and patterning using the third mask (metal) are performed. Finally, a passivation layer is deposited, and openings in the passivation layer in the bond pads have been created with the fourth mask (passivation-layer-opening).

During the packaging process, the  $6\times6$  silicon pad array was first diced from the fabricated wafer. The diced silicon pad sensor then underwent the process of "die-attach" on a thin PCB (0.8 mm) with a silver-filled, highly conductive (resistivity 0.006 ohm-cm) epoxy and then kept in an oven for over-night curing. Gold wire bonding from each wire bond site on the sensor to the bond pad on the PCB was then carried out, followed by applying glue (non-conductive epoxy) for protection. Care has been taken throughout the packaging process, during manual handling, and in choice of materials such as glue to ensure that the leakage current of the packaged sensor does not degrade much from its wafer-level value and is within the targeted limit of few tens of nA/cm<sup>2</sup>. Figure 5 shows the picture of the fabricated sensor, die attached, and wire bonded on a PCB (detector PCB). High Voltage (HV) bias lines for the pads and all the AC coupled signals from the sensor are distributed through a 40 pin connector to a back-plane PCB (as explained in section 5).



Figure 4. Process flow chart followed during the fabrication of 6×6 array of silicon pad at the foundry.



**Figure 5**. Photograph of a fabricated and packaged silicon pad sensor mounted on detector PCB to be used for the prototype FOCAL.

# 5 Characterization of sensors

Testing of the 36-pad sensor was performed in three steps. Initially, electrical characterization was carried out at the wafer level to find out the operating parameters of the pads, i.e., breakdown voltage ( $V_{BD}$ ), leakage current ( $I_L$ ), full depletion voltage ( $V_{FD}$ ), and junction capacitance at  $V_{FD}$ . Subsequently, laboratory tests were done with a radioactive source to determine the optimum operating voltage for the pads. Finally, the silicon pad sensors along with the tungsten layers are assembled to build a prototype FOCAL to carry out the sensor characterization by studying response

from low energy deposition to high-energy deposition, i.e., response with minimum ionizing particle (MIP) and electron beam of a wide range of incident energies using the SPS beamline facility at CERN.

#### 5.1 Electrical characterization

During electrical characterization, current versus reverse voltage (I-V) and detector junction capacitance versus reverse voltage (C-V) measurements of all the individual pads of multiple silicon pad sensors have been carried out. A semiconductor parameter analyzer (mainframe model 4200A-SCS) of Keithley/Tektronix was used for I-V /C-V measurement. The leakage current was measured using an additional Keithley/Tektronix 2410 High power source measure unit (SMU), which in combination with 4200 can source and measure current from 10 fA to 1 A and voltage from 100 nV to 1100 V. In addition, Keithley/Tektronix 4210 high power SMU and CVU (Capacitance Voltage measurement Unit) were used during C-V measurement.



**Figure 6**. (left panel) Reverse I-V plot and (right panel) C-V curve of a particular pad among the 6x6 array of a wafer.

The left and right panels of figure 6 show the reverse I-V and C-V characteristics of a particular pad, among the 36 pads measured on a processed wafer. With full depletion achieved around 45-50 V, the pad shows ~ 45 pF full depletion capacitance. It can be observed that the pad has less than 10 nA/cm<sup>2</sup> leakage current at full depletion voltage with a breakdown voltage of more than 800 V. This value of the breakdown voltage in the fabricated pad was less than the value achieved in the TCAD simulation. It may be due to the miniature simulation structure, simplified simulation without advanced/accurate defects density/trap centre model, or a possible mismatch between the simulation and the actual fabrication process environment. However, the achieved results (V<sub>BD</sub> of more than 800 V and less than 10 nA/cm<sup>2</sup> of I<sub>L</sub>) are satisfactory, meeting the required specifications.

Likewise, the I-V and C-V measurements were performed on all 36 pads of multiple wafers. The breakdown voltage ( $V_{BD}$ ) and the leakage current of the pads at an operating voltage ( $I_{L,op}$ ) of 15 V above the full depletion voltage ( $V_{FD}$ ) were observed to determine the characteristic uniformity among the 36 pads and across the wafers. The acceptable wafers were chosen with the criterion of not more than two pads (including the unresponsive ones) in a wafer not conforming to the targeted



**Figure 7.** Uniformity plot for the breakdown voltage showing the spread among the  $6\times6$  pads and across the wafers; significantly in all these 20 wafers, at least ~ 95% of the pads in a single wafer are having a breakdown voltage more than 500 V while most of them are having a breakdown voltage in the range of 800-900 V.

specifications of  $V_{BD}$  of more than 500 V and  $I_{L,op}$  of less than 10 nA/cm<sup>2</sup>. The results of twenty such acceptable wafers, which were later used to build the prototype FOCAL, are plotted in figure 7



Figure 8. Uniformity plot for the leakage current showing the variation among the  $6 \times 6$  pads and across the wafers. At least ~ 95% of the pads in a single wafer are having a leakage current of less than 10 nA at the operating voltage.

and figure 8. The consistent nature of detector performance and characteristic uniformity across the wafers, as evident from these figures, signifies good detector design and proper processing with tight parameter control and careful handling during detector fabrication and packaging.

Around 50 wafers have been processed during this large area pad sensor development. The acceptable wafers were selected based on the criterion mentioned above. Among them, few wafers later needed to be kept aside during and after packaging. Finally, 20 packaged silicon pad sensors met the criterion and were utilized to build the prototype FOCAL detector. Thus, out of the 50 wafers processed in the fab, the production yield factor is about ~ 40%.

The salient physical and technical features of the fabricated and tested pad sensor are listed in table 2.

| Parameters                           | Values                  |
|--------------------------------------|-------------------------|
| Wafer size                           | 4-inch                  |
| No of pads                           | 36                      |
| Wafer thickness                      | 300 μm+/- 20 μm         |
| Wafer resistivity                    | 3-5 kohm-cm             |
| Crystal orientation                  | (111)                   |
| Total area                           | 62.65 cm x 62.65 cm     |
| Polishing                            | Single-sided            |
| Leakage current at operating voltage | $< 10 \text{ nA/cm}^2$  |
| Breakdown voltage                    | > 500 V                 |
| Full depletion voltage ( $V_{FD}$ )  | 45-50 V                 |
| Junction capacitance at $V_{FD}$     | $\sim 45 \ \mathrm{pF}$ |

Table 2. Physical and technical specifications of the silicon pad sensor

### 5.2 Test with beta source and high-energy beam

In the next step, the pad sensors were characterized with low energy electrons using a <sup>90</sup>Sr radioactive source (with endpoint energy of 0.546 MeV) at the laboratory. An experimental setup consisting of two-fold coincidence trigger scintillators, one finger scintillator, detector PCB and front end electronics (FEE) readout boards, as shown in figure 9A, was used to characterize the pads at the laboratory. A packaged sensor is first wrapped in a black sheet and then covered with Aluminium foil for shielding against EMI, and was coupled with the readout electronics via a back-plane PCB which was designed specifically to assemble four sensor modules and FEE boards containing ASIC MANAS [33] and ASIC ANUSANSKAR [14]. The pad signals, read out by the FEE boards, were sent to the PCICFD data acquisition system [34] through a translator board (translates the LVTTL signal from FEE to LVDS signal and LVDS signal back to LVTTL). As shown in figure 9B, the result represents the number of hits as a function of pad index (channel number). The peak around pad index 16 indicates the position of the source. Figure 9C shows the typical response of the targeted silicon pad (pad index 16) with <sup>90</sup>Sr. Fitted with a landau distribution, the most probable value (MPV) of the energy loss is 14.97 in units of ADC count (1 ADC count corresponds to  $\sim 0.6$ mV; a 12 bit ADC AD7476 with 2.5 V reference voltage). Likewise, the responses of various pads were tested by shifting the source position along with the scintillators manually. Faulty pads were identified and marked for future reference. The responses of the pads found to be normalized, as shown in figure 9D, during the test with beta source. It represents the distribution of the MPV of energy loss in different pads with a mean of 13.62 and RMS of 1.02 in units of ADC count. This figure emphasizes the response uniformity among the pads.

Figure 10 shows the distribution of the mean and RMS of the pedestals measured during a stand-alone test of the FEE chain and with biased pad sensors connected to it. The RMS value of the pedestals, measured during the stand-alone test of the front-end electronics, is typically around 0.8 ADC counts. It increases to  $\sim 2.0$  ADC counts when the biased silicon pad sensors are connected to the FEE input. This plot assures minimal contribution from the FEE chain in the RMS value of figure 9D.



**Figure 9.** (A) Laboratory test setup for the silicon pad sensor characterization. (B) Single pad hit, mapping. (C) A typical response of a silicon pad fitted with a landau distribution. (D) Distribution of the most probable value of energy loss in different pads.

A Prototype Si-W sampling type electromagnetic calorimeter was built with 19 layers of alternating 6x6 array of silicon pad detectors and tungsten absorber/converter as a very next step [15]. As shown in figure 11A, the experimental setup was installed at the H6 beamline facility at CERN-SPS [35]. The sensors in the prototype were read out using MANAS and newly developed ANUSANSKAR ASICs. Both the ASICs are multi-channel pulse processors with multiplexed output. The ANUSANSKAR ASIC has an enhanced dynamic range of +/- 600 fC [14] compared to -300 fC to +500 fC for existing MANAS. The setup used a two-fold coincidence signal as the trigger unit. A finger scintillator was used to pinpoint the collimated beam to the detector. The sensors were exposed to different (electron, pion) beam types for a wide range (20 - 60 GeV, 120 GeV) of incident energies. It helps to understand the silicon pad response from very low energy (pion)



**Figure 10**. The distribution of the mean (left panel) and RMS (right panel) values of the pedestals, measured during the stand-alone test of the FEE chain and with the biased pad sensor connected to it [15].

to large energy deposition. The electromagnetic shower, developed within the calorimeter, might result in very high-energy deposition even within a single pad. Both the extreme cases with pion and EM-shower are essential to be sensed by the silicon pads, which might affect the calorimeter responses. The response of a pad to the high-energy pion beam, known as minimum ionizing particle (MIP) response, illustrates its ability to filter out the minimum signal from the background noise.

Figure 11C shows the MIP response of a single pad for a particular sensor layer. As expected, the MIP signal can be understood in terms of a landau distribution and resulted in an 18 ADC count as the most probable value for a thin detector. On the other hand, the response of the pad sensor to electrons entering into the calorimeter can be explained in terms of response to EM shower. Electrons, being lighter in mass and charged particles, initiates an EM shower, propagating along with the calorimeter depth and confined within a characteristic length (Molière radius) in the transverse direction. The energy deposited by the shower depends on the depth it traversed. It rises for few first layers and then follows a falling trend that leaves a peak with a value that varies as a function of the incident electron's energy. Unlike the test at the laboratory, more than one pad in a layer might get hits because of the transverse extension of the shower, which is presented in the two-dimensional hit distribution, weighted with ADC count as shown in figure 11B. Figure 11D represents the distribution of energy deposition, as a function of energy of the incoming electrons, for the pad (array coordinate 2,3) situated in the 8th layer (among the 19 layers) and lying at the centroid of the shower.

#### 6 Summary & Conclusion

The development of a large area ( $\sim 40 \text{ cm}^2$ ) N-type 36-pad silicon sensor on a 4-inch high resistivity wafer is presented in this paper. The fabricated sensors show good uniformity w.r.t breakdown voltage and leakage current among the pads and across the wafers, with a production yield factor of



**Figure 11**. (A) Experimental setup at SPS-CERN. (B) 3-D plot showing the energy deposition in terms of ADC count for different pads in a particular sensor layer (layer eight among the 19 layers) in response to the electron beam of 30 GeV incident energy. (C) The Typical response of a pad in a particular sensor layer to 120 GeV pion beam (MIP) [15]. (D) Response of pad 23 (array coordinate 2,3) of the sensor situated in the 8th layer for a wide range of incident energies of the incoming electron beam.

~ 40%. A breakdown voltage of more than 500 V and a leakage current of less than 10 nA/cm<sup>2</sup> at an operating voltage of ~ V<sub>FD</sub>+15 V for most of the pads ( $\geq$ 95%) in a sensor has been observed. The packaged sensors were later tested in the SPS beamline at CERN. A prototype electromagnetic calorimeter, using these 6×6 silicon pad detectors, was exposed to an electron beam up to an energy of 60 GeV, and the calorimetric performance was found to be satisfactory. The pad sensors were also exposed to a pion beam and produced a MIP-like response.

In this version of the silicon pad sensor, routing of long metal lines from the inner pads to the wire bonding sites at the periphery leads to an increase in pad-pad spacing and a reduction in the fill factor. The separation between the innermost guard ring and the pads in the periphery has to be modified to accommodate the wire bonding pads. In the next planned version of the large area silicon pad sensor on a 6-inch wafer, a through-hole flip-chip wire bonding [36] packaging scheme is envisaged to improve the fill factor and enhance the breakdown voltage. Inter pad guard ring (with additional metal layers) could be another design option for further improving the leakage current.

#### Acknowledgments

We want to thank Ranjay Laha, Arijit Das, Y P Prabhakar Rao and Rajeena Rani of Bharat Electronics Limited (BEL), Bengaluru, for fabrication support. We also thank all the crew members of the SPS beamline for the excellent quality of the beam for the detector test and ALICE-FOCAL collaboration for support during the tests.

### References

- D.Bortoletto, How and why silicon sensors are becoming more and more intelligent, JINST 10 C08016 (2015) 1-13
- Hans-Gunther Moser, Silicon detector systems in high-energy physics, Nucl. Instr. and Meth. in Physics Research A 63 (2009) 186-237
- [3] Frank Hartmann, Silicon tracking detectors in high-energy physics, Nucl. Instr. and Meth. in Physics Research A 666 (2012) 25-46
- [4] Gunnar Lindstrom, Radiation damage in silicon detectors, Nucl. Instr. and Meth. in Physics Research A 512 (2003) 30-43
- [5] E. Fretwurst et. al., Silicon Detector Developments for Calorimetry: Technology and Radiation Damage, Nucl. Instr. and Meth. in Physics Research A **288** (1990) 1-12
- [6] E. Fretwurst et. al., *Radiation hardness of silicon detectors for future colliders*, *Nucl. Instr. and Meth. in Physics Research A* **326** (1993) 357-364
- [7] Kemmer, Improvement of detector fabrication by the planar process, Nucl. Instr. and Meth. in Physics Research A 226 (1984) 89-93
- [8] S. M. Sze and G. Gibbons, Effect of junction curvature on breakdown voltage in semiconductors, Solid-State Electronics 9 (1966) 831-845
- [9] O. Leistiko, A.S. Grove, Breakdown voltage of planar silicon junctions, Solid-State Electronics 9 (1966) 847-852
- [10] G Mavromanolakis, CALICE silicon-tungsten electromagnetic calorimeter, Pramana J Phys 69 (2007) 1063–1067
- [11] Richard K. Seto, A Silicon-Tungsten Electromagnetic Calorimeter for the PHENIX Experiment at RHIC, AIP Conference Proceedings 870 (2006) 597-600
- [12] E. Kistenev et al., Design of a silicon-tungsten calorimeter for the forward direction in the PHENIX experiment at RHIC, IEEE Symposium Conference Record Nuclear Science 2004 1 (2004) 591-595
- [13] ALICE Collaboration, CERN, Letter of Intent: A Forward Calorimeter (FoCal) in the ALICE experiment, CERN-LHCC-2020-009; LHCC-I-036 (2020) https://cds.cern.ch/record/2719928?ln=en
- [14] Sanjib Muhuri, Sourav Mukhopadhyay, V.B.Chandratre et al., *Test and characterization of a prototype silicon–tungsten electromagnetic calorimeter*, *Nucl. Instr. and Meth. in Physics Research A* 764 (2014) 24-29
- [15] S. Muhuri, Sourav Mukhopadhyay et al., *Fabrication and beam test of a silicon-tungsten electromagnetic calorimeter*, *JINST* **15 P03015** (2020) 1-15
- [16] N. van der kolk et al., Detailed measurements of shower properties in a high granularity digital electromagnetic calorimeter, JINST **13 C03030** (2018) 1-6

- [17] Christophe Ochando and CMS Collaboration, HGCAL: A High-Granularity Calorimeter for the Endcaps of CMS at HL-LHC, J. Phys. Conf. Ser. 928 012025 (2017) 1-4
- [18] E. Brondolin, Silicon sensors for the CMS HGCAL upgrade: Challenges, sensor design & electrical characterization, JINST 15 C05068 (2020) 1-7
- [19] E. Pree, Large-area hexagonal silicon detectors for the CMS High Granularity Calorimeter, JINST 3 C02022 (2018) 1-7
- [20] https://twiki.cern.ch/twiki/bin/view/CALICE/WebHome
- [21] Daniel Jeans, CALICE silicon-tungsten ECAL, Nucl. Instr. and Meth. in Physics Research A 628 (2011) 324–327
- [22] Jérémy Rouëné, On behalf of the CALICE Collaboration, *Construction and testing of a large scale prototype of a silicon tungsten electromagnetic calorimeter for a future lepton collider*, *Nucl. Instr. and Meth. in Physics Research A* **732** (2013) 470–474
- [23] S Vähänen et al., Low-cost bump bonding activities at CERN, JINST 5 C11008 (2010) 1-7
- [24] Radha Pyari Sandhir, Sanjib Muhuri, Tapan K. Nayak, Dynamic fuzzy c-means (dFCM) clustering and its application to calorimetric data reconstruction in high-energy physics, Nucl. Instr. and Meth. in Physics Research A 681 (2012) 34-43
- [25] Ashutosh Bhardwaj et al., A new approach to the optimal design of multiple field-limiting ring structures, Semicond. Sci. technol. **16** (2001) 849-854
- [26] V Mishra et al., Studies on reducing leakage current and improving breakdown voltage of large area silicon detectors: technology and results, Nucl. Instr. and Meth. in Physics Research A 527 (2004) 308-318
- [27] V Mishra et al., *Role of guard rings in improving the performance of silicon detectors.*, *Pramana J Phys* **65** (2012) 259-272
- [28] Kirti Ranjan et al., Analysis and optimal design of Si micro-strip detector with overhanging metal electrode, Semicond. Sci. Technol **16** (2001) 635-639
- [29] Daniele Passeri et al., *Optimization of Overhanging-Metal Micro-strip Detectors: Test and Simulation, IEEE Transactions on Nuclear Science* **48** (2001) 249-253
- [30] K. Ranjan et al., Impact of metal overhang and guard ring techniques on breakdown voltage of Si strip sensors, 2003 IEEE Nuclear Science Symposium 2 (2003) 780-783
- [31] Ashutosh Bhardwaj et al., A CAD investigation of metal-overhang on multiple guard ring design for high voltage operation of Si sensors, Semicond. Sci. Technol. **17** (2002) 1226-1237
- [32] Nauka, K. et al., New intrinsic gettering process in silicon based on interactions of silicon interstitials, J. Appl. Phys. 60 (1986) 615-621
- [33] *Indian chips (MANAS) on track for ALICE, CERN Courier* **November 24** (2004), https://cerncourier.com/a/indian-chips-on-track-for-alice/
- [34] Michele Floris et al., A New PCI Card for Readout in High Energy Physics Experiments, 2003 IEEE Nuclear Science Symposium. Conference Record (IEEE Cat. No.03CH37515) 3 (2003) 1680-1684
- [35] Short introduction to the use of the H6 beam, http://sba.web.cern.ch/sba/BeamsAndAreas/h6/H6manual.pdf
- [36] Florian Pitters, *Silicon Detectors for the CMS Endcap Calorimeter at HL-LHC*, *CERN HEPHY Seminar*, https://twiki.cern.ch/twiki/pub/CLIC/CLICdpSeminars/talk\_tu\_seminar\_2018.pdf