AIDA-2020-PUB-2016-011

## **AIDA-2020**

Advanced European Infrastructures for Detectors at Accelerators

## **Journal Publication**

# Radiation hardness of two CMOS prototypes for the ATLAS HL-LHC upgrade project

B.T. Huffman (University of Oxford) et al

02 February 2016



The AIDA-2020 Advanced European Infrastructures for Detectors at Accelerators project has received funding from the European Union's Horizon 2020 Research and Innovation programme under Grant Agreement no. 654168.

This work is part of AIDA-2020 Work Package 6: Novel high voltage and resistive CMOS sensors.

The electronic version of this AIDA-2020 Publication is available via the AIDA-2020 web site <a href="http://aida2020.web.cern.ch">http://aida2020.web.cern.ch</a> or on the CERN Document Server at the following URL: <a href="http://cds.cern.ch/search?p=AIDA-2020-PUB-2016-011">http://cds.cern.ch</a> or on the CERN Document Server at the following URL: <a href="http://cds.cern.ch/search?p=AIDA-2020-PUB-2016-011">http://cds.cern.ch</a> or on the CERN Document Server at the following URL: <a href="http://cds.cern.ch/search?p=AIDA-2020-PUB-2016-011">http://cds.cern.ch</a> or on the CERN Document Server at the following URL: <a href="http://cds.cern.ch/search?p=AIDA-2020-PUB-2016-011">http://cds.cern.ch/search?p=AIDA-2020-PUB-2016-011</a>

Copyright © CERN for the benefit of the AIDA-2020 Consortium



Home Search Collections Journals About Contact us My IOPscience

Radiation hardness of two CMOS prototypes for the ATLAS HL-LHC upgrade project.

This content has been downloaded from IOPscience. Please scroll down to see the full text.

2016 JINST 11 C02005

(http://iopscience.iop.org/1748-0221/11/02/C02005)

View the table of contents for this issue, or go to the journal homepage for more

Download details:

IP Address: 128.141.164.208 This content was downloaded on 14/12/2016 at 13:23

Please note that terms and conditions apply.

You may also be interested in:

Silicon strip detectors for the ATLAS HL-LHC upgrade P J Dervan

Plans for the Phase II upgrade to the ATLAS detector B T Huffman

Instrumentation of a Level-1 track trigger at ATLAS with double buffer front-end architecture B Cooper

<u>3D silicon pixel detectors for the High-Luminosity LHC</u> J. Lange, M. Carulla Areste, E. Cavallaro et al.

Alternative glues for the production of ATLAS silicon strip modules for the Phase-II upgrade of the ATLAS Inner Detector

L. Poley, I. Bloch, S. Edwards et al.

From hybrid to CMOS pixels ... a possibility for LHC's pixel future? N. Wermes

Performance of radiation-hard HV/HR CMOS sensors for the ATLAS inner detector upgrades J. Liu, M. Barbero, J. Bilbao De Mendizabal et al.

Performance studies of the CMS Strip Tracker before installation W Adam, T Bergauer, M Dragicevic et al.

Charge collection properties of a depleted monolithic active pixel sensor using a HV-SOI process S. Fernandez-Perez, M. Backhaus, M. Fernandez-Garcia et al.

PUBLISHED BY IOP PUBLISHING FOR SISSA MEDIALAB



RECEIVED: November 4, 2015 REVISED: November 24, 2015 ACCEPTED: December 14, 2015 PUBLISHED: February 2, 2016

TOPICAL WORKSHOP ON ELECTRONICS FOR PARTICLE PHYSICS 2015, SEPTEMBER 28<sup>TH</sup> – OCTOBER 2<sup>ND</sup>, 2015 LISBON, PORTUGAL

### Radiation hardness of two CMOS prototypes for the ATLAS HL-LHC upgrade project.

B.T. Huffman,<sup>b</sup> A. Affolder,<sup>a</sup> K. Arndt,<sup>b</sup> R. Bates,<sup>c</sup> M. Benoit,<sup>l</sup> F. Di Bello,<sup>l</sup> A. Blue,<sup>c</sup> D. Bortoletto,<sup>b</sup> M. Buckland,<sup>a,p</sup> C. Buttar,<sup>c</sup> P. Caragiulo,<sup>d</sup> D. Das,<sup>e</sup> J. Dopke,<sup>e</sup> A. Dragone,<sup>d</sup> F. Ehrler, <sup>f</sup> V. Fadeyev,<sup>g</sup> Z. Galloway,<sup>g</sup> H. Grabas,<sup>g</sup> I.M. Gregor,<sup>h</sup> P. Grenier,<sup>d</sup> A. Grillo,<sup>g</sup> M. Hoeferkamp,<sup>q</sup> L.B.A. Hommels,<sup>i</sup> J. John,<sup>b</sup> K. Kanisauskas,<sup>b,c</sup> C. Kenney,<sup>d</sup> J. Kramberger,<sup>j</sup> Z. Liang,<sup>g</sup> I. Mandić,<sup>j</sup> D. Maneuski,<sup>c</sup> F. Martinez-Mckinney,<sup>g</sup> S. McMahon,<sup>b,e</sup> L. Meng, a,l M. Mikuž, j,k D. Muenstermann, R. Nickerson, I. Perić, P. Phillips, b,eR. Plackett,<sup>b</sup> F. Rubbo,<sup>d</sup> J. Segal,<sup>d</sup> S. Seidel,<sup>q</sup> A. Seiden,<sup>g</sup> I. Shipsey,<sup>b</sup> W. Song,<sup>o</sup> M. Stanitzki,<sup>h</sup> D. Su,<sup>d</sup> C. Tamma,<sup>d</sup> R. Turchetta,<sup>e</sup> L. Vigani,<sup>b</sup> J. Volk,<sup>g</sup> R. Wang,<sup>m</sup> M. Warren,<sup>n</sup> F. Wilson,<sup>e</sup> S. Worm,<sup>e</sup> Q. Xiu,<sup>o</sup> J. Zhang<sup>m</sup> and H. Zhu<sup>o</sup> <sup>a</sup>University of Liverpool, U.K. <sup>b</sup> University of Oxford, Keble Road, Oxford OX1 3RH, U.K. <sup>c</sup>SUPA — School of Physics and Astronomy, University of Glasgow, Glasgow, U.K. <sup>d</sup>SLAC National Accelerator Laboratory, U.S.A. <sup>e</sup>Rutherford Appleton Laboratory, Didcot, U.K. <sup>*f*</sup> Karlsruhe Institute of Technology, Germany <sup>8</sup> University of California Santa Cruz, Santa Cruz Institute for Particle Physics (SCIPP), Santa Cruz, CA, U.S.A. <sup>h</sup>Deutsches Elektronen-Synchrotron, Hamburg, Germany <sup>*i*</sup>Cambridge University, U.K. <sup>j</sup> Jožef Stefan Institute, Ljubljana, Slovenia <sup>k</sup>University of Ljubljana, Slovenia <sup>1</sup>Universite de Geneve, Switzerland <sup>m</sup>Argonne National Laboratory, U.S.A. <sup>n</sup>University College, London U.K. <sup>o</sup>Institute of High Energy Physics, Beijing <sup>p</sup>CERN, European Center for Nuclear Research, Switzerland <sup>q</sup>University of New Mexico, U.S.A. <sup>r</sup>Lancaster University, U.K.

*E-mail:* todd.huffman@physics.ox.ac.uk



© CERN 2016, published under the terms of the Creative Commons Attribution 3.0 License by IOP Publishing Ltd and Sissa Medialab srl. Any further distribution of this work must maintain attribution to the author(s) and the published article's title, journal citation and DOI.

<sup>&</sup>lt;sup>1</sup>Corresponding author.

ABSTRACT: The LHC luminosity upgrade, known as the High Luminosity LHC (HL-LHC), will require the replacement of the existing silicon strip tracker and the transistion radiation tracker. Although a baseline design for this tracker exists the ATLAS collaboration and other non-ATLAS groups are exploring the feasibility of using CMOS Monolithic Active Pixel Sensors (MAPS) which would be arranged in a strip-like fashion and would take advantage of the service and support structure already being developed for the upgrade. Two test devices made with the AMS H35 process (a High voltage or HV CMOS process) have been subjected to various radiation environments and have performed well. The results of these tests are presented in this paper.

KEYWORDS: Radiation damage to electronic components; Solid state detectors; Radiation-hard detectors; Particle tracking detectors (Solid-state detectors)

#### Contents

| 1 | Introduction — ATLAS Strip Tracker and CMOS Sensors |  |  |  |  |
|---|-----------------------------------------------------|--|--|--|--|
| 2 | The Devices                                         |  |  |  |  |
|   | 2.1 HVStrip1                                        |  |  |  |  |
|   | 2.2 CHESS1                                          |  |  |  |  |
| 3 | 3 Test results of discrete and passive components   |  |  |  |  |
|   | 3.1 Transistor devices                              |  |  |  |  |
|   | 3.2 Passive diodes                                  |  |  |  |  |
|   | 3.2.1 Response to $^{90}$ Sr electrons              |  |  |  |  |
| 4 | Test results of Active channels                     |  |  |  |  |
| 5 | Future Plans                                        |  |  |  |  |
| 6 | Conclusions                                         |  |  |  |  |
|   |                                                     |  |  |  |  |

#### 1 Introduction — ATLAS Strip Tracker and CMOS Sensors

**Motivation for HV and HR CMOS in ATLAS** Ever since silicon detectors started to appear in high energy particle physics detectors in the early '90s there has been a desire to incorporate the amplification and data processing functions on the silicon sensor itself. MAPS (Monolithic Active Pixel Sensors) is the term used to refer to such devices. The desire for a fully integrated MAPS device was previously thwarted for a number of reasons, but one of those reasons was the simple fact that standard CMOS circuits use relatively highly doped substrates while silicon strip and pixel sensors need large depletion depths in order to obtain the sufficient signal and fast charge collection time and so require lower dopant levels.

This all started to change over approximately the last decade with the development of commercial processes within CMOS that were designed for high voltage (HV CMOS) and other commercial processes which used high resistivity substrates (HR CMOS). The group was formed in September 2014. As a result, the authors have been looking at the properties of test devices produced using either HV or HR CMOS [1, 3] (see also footnote 2.). Many different devices have been tested and the results regarding radiation tolerance and signal-to-noise look promising.

**MAPS in ATLAS R&D** The High Luminosity LHC (HL-LHC) is the next series of proposed upgrades to the CERN accelerator designed to deliver hundreds of  $fb^{-1}$  of data to the experiments starting in 2026 [4]. The ATLAS collaboration is preparing a baseline design for the HL-LHC that will use an all-silicon inner tracker starting with pixel detectors on the inner-most layers and then moving to silicon strip detectors for outer layers and end-cap disks at higher radii from the beam

1

2 2 3

3 4 4

6

6

8

9

pipe. The baseline silicon strip tracker (SCT) would have over  $200 \text{ m}^2$  of silicon strips and would take over 100 million wire bonds to connect the pre-amplifer/signal processing chips to the silicon sensors. Approximately 3 years have been scheduled in this project for wire-bonding.<sup>1</sup>

The ATLAS upgrade group along with members of other groups and IC designers have formed a collaboration to explore the possibility of using CMOS technologies in the ATLAS strip tracker instead of traditional silicon strips attached to separate amplifier IC's. This report outlines some of the results obtained on a pair of CMOS sensors. Future plans and conclusions from our tests are also included.

#### 2 The Devices

Sensors and electronics in the volume of the inner tracker during HL-LHC running must be radiation hard. This requires extensive testing with a range of radiation sources to ensure that they will be radiation hard enough to operate with sufficient signal above the noise floor to maintain a high tracking efficiency. For the outer tracker we are required to maintain a high signal to noise ratio after  $1.0 \times 10^{15}$  neq/cm<sup>2</sup> fluence and 600 kGy of total ionizing dose.

For these studies we have two different silicon sensor chip designs which were implemented within the AMS H35 350 nm CMOS process. We have called them "HVStrip1" and "CHESS1" (or sometimes "AMS CHESS1"). The substrate resistivity of this process is nominally  $20 \Omega \cdot cm$ . These test chips have several different types of active and passive elements. The salient details of the devices we use on these test chips are explained below.

#### 2.1 HVStrip1

The HVStrip1 chip has several different test structures which allow characterization of a variety of active and passive devices.<sup>2</sup> The chip contains NMOS and PMOS transistors, a passive diode, and a  $22 \times 2$  array of diode pixel sensors with active components implemented on the sensors. The active components include a pre-amplifier and a comparator that can be configured to adjust for time-walk effects from varying signal sizes. The chip has one analog output pad which can be connected to the output of the charge sensitive amplifier on any one of the forty-four  $40 \times 400 \,\mu$ m active channels. A nominal 0.5 fF capacitor is connected to the input of each active pixel for charge injection studies. X-ray calibration signals indicate the true value of this capacitor is 0.6 fF. The analogue output is used to test the performance of this device.

We refer to the active channels in the pixel array by their (column,row) designation. The front-end amplifiers in the array from columns 0 through 7 have a standard layout transistor in the feedback loop of the circuit. Those from columns 8 through 21 contain a circular transistor in that location. Figure 1 shows an example of each of these types of layouts [2]. This results in a gain profile that changes depending on the physical location of the channel. The circular transistors cause those channels to have significantly less gain:  $\approx 170 \text{ mV/fC}$  compared to  $\approx 220 \text{ mV/fC}$ . No trimming has been done partly in order to observe the effects of radiation on the different structures.

<sup>&</sup>lt;sup>1</sup>"Wire bonding" in this case is a specialist task with bespoke equipment. Bonding is from non-standard detector-grade silicon on to non-rigid flex circuits. Some structures are 1.4 m long. Further, direct experience with the current ATLAS inner strip tracker with its 6 million wire bonds informs the estimated schedule.

<sup>&</sup>lt;sup>2</sup>HVStrip1 was designed and submitted late in 2014 by I. Perić with a short turn-around..



**Figure 1**. Shown on the left is the layout of a standard CMOS transistor while on the right is the layout of an enclosed (or circular) transistor.

#### 2.2 CHESS1

The CHESS1 test detector was implemented in the AMS H35 process.<sup>3</sup> This chip has a large number of different structures including  $\approx 80$  amplified diode pixels, standalone amplifiers, and an array of more than 300 passive pixel elements of various sensitive areas. But we summarize here the structures that are used in tests.

Apart from the large passive pixel array mentioned above, the chip also has standalone amplifiers with inputs and outputs available as pads. The amplified pixels come in blocks of 9 pixels and the pixel blocks have different sized pixels ranging from  $45 \times 100 \,\mu\text{m}$  to  $45 \times 800 \,\mu\text{m}$  with the lengths increasing by factors of two. All active pixels have the same type of amplifier attached to the sensors. The amplifier was designed to be fast so drift would be the primary source of charge collection and so the noise and signal performance would be more akin to what is needed for a tracking detector with beam crossings every 25 ns. All these active sensors, and one additional block of 9 pixels without an amplifer, are located around the edge of the chip to accommodate laser charge injection at different depths within the chip. Many of the results presented here use this passive array.

#### **3** Test results of discrete and passive components

The group has performed tests on a number of the discrete ccomponents on both the HVStrip1 and CHESS1 chips.

<sup>&</sup>lt;sup>3</sup>The UCSC design was influenced by a similar device [5].



**Figure 2**. Shown is the performance of the two types of NMOS transistor on the HVStrip1 chip as the device is exposed to gamma rays. The left-hand plot shows the Source-Drain current as a function of gate voltage for a standard, linear layout transistor. The right-hand plot show the same quantities but the layout of this transistor is circular.

#### 3.1 Transistor devices

On HVStrip1 the NMOS transistor elements are of two types, one is a standard layout transistor while the other is designed in a circular (or enclosed) configuration which is expected to maintain its performance when exposed to radiation. That this is indeed true is shown in figure 2. Both standard and circular devices were exposed to X-rays with a most probable energy of 35 keV (see [6] for details on the facility used).

We can see that the device featured in the left-hand plot in figure 2 has a much wider variation in operation as the device is exposed than its circularly laid out counterpart in the right-hand plot. Another interesting feature of the left-hand plot is that performance of the transistor first changes dramatically with the initial radiation exposure, but then returns to a state that is closer in operation to a pristine device as the exposure increases above 100 kGy. This behavior is consistent with competing effects of oxid charge generation and the activation of interface traps [7].

At the HL-LHC the inner layers of the ATLAS outer tracker are expected to receive no more than 600 kGy of ionizing radiation [4]. Since the transistors in figure 2 were exposed to these levels, one message from this result is that ionizing radiation in excess of that expected by the inner layer can be tolerated by the transistor elements if radiation hard design practices are employed. Other devices on the HVStrip1 chip and also radiation measurements on other devices have been reported in [8, 9].

#### 3.2 Passive diodes

The CHESS1 chip has an array of passive diodes near its edge. This allows the injection of charges into the diodes from the side using a laser, the method is known as edge-TCT [10]. The laser has a wavelength of 1064 nm and can be focused to a spot size of  $\simeq 5 \,\mu$ m in diameter. The chip is mounted on a motion stage so that, when side illuminated, the laser spot can be scanned down the depth of the silicon in the chip. Electron-hole pairs produced in the depletion region of the element will quickly (within ns) drift to the electrodes while inducing current on an electrode, while charge carriers that diffuse through the medium will take several hundreds of times longer. The laser spot





**Figure 3**. Shown above is the velocity profile when a laser is used to excite carriers at differing depths in the silicon detector. The horizontal axis is the depth in the silicon. The vertical axis is in units proportional to the charged carrier velocity. The region of high velocity charge maps out the drift region of the device. The different color curves show the effect of an increasing dose of reactor neutrons. The top surface of the chip is at  $y \simeq 20 \,\mu\text{m}$ .

**Figure 4**. We can see the effect of increasing depletion volume in this triplet of plots showing a scan of three passive diodes using the eTCT system. Initially, the depletion region is small and one can clearly see the gaps due to guard ring structures between the three diode channels. The other two plots show the effects of increasing dose.

is scanned down the side of the chip from the top surface along its edge toward the chip's back face. Consequently, the charge injected will appear in the depletion region or in the bulk region depending upon the scan position. By recording the induced current a fixed, short time after the laser was triggered, a signal height as a function of depth is obtained that acts as a proxy for drift velocity. Laser spot depths showing high levels of signal are thus dominated by fast drift and are within the depletion region while diffusion carriers generate little or no signal with this method [10].

Extensive tests have been done on several CHESS1 passive diodes that have been exposed to fast neutrons in the Ljublijana research reactor using the eTCT laser system [11]. Neutron fluences

up to  $1.0 \times 10^{16}$  neq/cm<sup>2</sup> have been studied on a couple of CHESS1 devices. The results obtained are consistent with the depletion region **increasing** as the device is exposed to more neutrons. Figures 3 and 4 show this. The fast-signal region (associated with a drift signal) attains its maximum extent between exposures of 1.0 and  $2.0 \times 10^{15}$  neq/cm<sup>2</sup> before decreasing again at  $1.0 \times 10^{16}$  neq/cm<sup>2</sup>.

Figure 4 shows the effect particularly well. This is an eTCT scan with a laser source. The top image is a plot where the y axis is the depth down the edge of the silicon chip while the x axis has the laser spot scanning along the chip parallel to its row of pads. The third axis is the signal size detected on the diode from a fast signal defined as the integrated current pulse over 25 ns, and mainly contains drift carriers.

The top plot shows the CHESS device prior to any radiation where we see three passive diodes together and their depletion regions well-separated due to the presence of guard rings. The middle plot is the same device after exposure to fast neutrons from a reactor up to  $2.0 \times 10^{15}$  n/cm<sup>2</sup> and  $1.0 \times 10^{16}$  n/cm<sup>2</sup> for the bottom plot. Here the depletion regions of the three sensors have increased to the point where they have merged into one large sensitive region. The last picture shows that further increases in radiation so damage the silicon that the depletion volume falls once again, recovering the structure observed in the top picture. These results are understood as acceptor removal, which increases further, the higher density of trap sites eventually reduces the collected charge even though the depletion depth remains large.

#### **3.2.1** Response to <sup>90</sup>Sr electrons



**Figure 5**. The measured signal size of three CHESS chips subjected to neutron radiation as a function of fluence. The red curve is a simulation of the signal size. <sup>90</sup>Sr electrons provided the signal.

If the depletion region truly is increasing as the laser measurements above imply then when a charged particle, such as an electron, passes completely through the silicon we ought to see an increased signal as the fluence increases. The maximum collected charge would be near the radiation exposure shown in the middle plot of figure 4. This prediction is borne out by a test where the diodes in the large passive array are exposed to beta radiation from <sup>90</sup>Sr. In this case, for three different devices shown in figure 5 we see that the amount of charge collected does indeed increase for fluences up to  $2.0 \times 10^{15}$  neq/cm<sup>2</sup> and then decreases after-

ward. The red curve in the figure is a simulation of the expected signal taking these effects into account. It models the increase in the depletion depth with radiation, and it also accounts for trapping losses which increase as the device is damaged [12, details of the simulation], [13].

#### 4 Test results of Active channels

We have seen the interesting result that the signal size increases with sufficient exposure to radiation by looking at the passive elements. Although these devices can be laid out using radiation hard

**Table 1**. Using charge injection on the HVStrip1 chip, the amplifiers' gains have been measured with standard (channel (5,0)) and enclosed (channel (12,0)) transistors. Shown are changes typical of what has been seen. The device was exposed to 27 MeV protons to  $1.0 \times 10^{15}$  neq/cm<sup>2</sup>. The amplifier with enclosed transistors suffers the greatest loss of gain of 25.6%.

| Pixel (c,r) | Before (mV/fC) | After (mV/fC) | Change (%) |
|-------------|----------------|---------------|------------|
| (5,0)       | 147.4          | 132.7         | -10.0      |
| (12,0)      | 150.6          | 112.1         | -25.6      |

design techniques, it is still necessary to understand the performance of the active cells given that radiation will damage the amplification transistors along with the sensor elements. Consequently, the HVStrip1 chip was also exposed to protons which have the property of simultaneously generating ionizing and bulk damage effects and their active channels observed.

All of the test results from active sensors presented in this section come from the HVStrip1 chip. They were exposed to 27 MeV protons from the Birmingham Cyclotron. The chips were exposed to approximately  $1.0 \times 10^{15}$  neq/cm<sup>2</sup>. A combination of charge injection through the on-chip capacitor (~ 0.65 fF), <sup>90</sup>Sr electrons from beta decay, and X-rays from the decay of <sup>55</sup>Fe were used as signal sources to test performance after the irradiation. In some cases after radiation, secondary X-rays from K-shell electrons in Ag or Mo were used to create a larger signal from x-rays of a known energy within the irradiated sensors.

The first result is shown in table 1 and the results of this table come entirely from X-ray charge injection. As mentioned previously the HVStrip1 device has two different types of transistors in the layout of its pre-amp, and table 1 shows the results of the changes in gain these amplifiers exhibit before and after exposure to the proton beam. Channel (5,0) has the standard layout while channel (12,0) uses enclosed transistors. The decrease in performance marginally favors the pre-amp made with standard transistor techniques (5,0). The results presented in table 1 use signals deposited in the active pixels by X-rays and these do not deposit charge in the same manner as minimum ionizing particles, so further tests in this area are needed.

The decreases in gain experienced by the active amplifiers should be smaller than the increases in signal from minimum ionizing particles one would expect based on the results obtained with the passive elements. The evidence we have collected thus far supports this. Our group have confirmed, using <sup>90</sup>Sr electrons, that the active pixels in HVStrip1 are measuring higher levels of charge collection after irradiation. This is shown for centrally located channels in figure 6 comparing the amplifier+diode response to minimum ionizing electrons both before and after irradiation. In figure 6 the two plots only differ by channel number. The left plot shows a central channel with a standard layout while the right plot shows a central channel with an enclosed transistor layout. Electrons from the beta decay of <sup>90</sup>Sr have a spectrum and most of the electrons emitted are of very low energy. To screen out these low energy decays and keep only the minimum ionizing electrons, a scintillator was placed below the chip and its PCB carrier board. The chip+PCB act as an absorber making it unlikely that non-minimum ionizing electrons would be able to strike the scintillator and supply a trigger.

The signal from minimum ionizing electrons can be seen in both plots and the level of charge deposited increases. These were devices exposed to 27 MeV protons as described previously



**Figure 6**. Shown are histograms of the peak signal obtained from the beta spectrum of  ${}^{90}$ Sr filtered such that the signal (red) is from minimum ionizing eletrons. Channel (5,0), the left-hand plot, had active amplifiers with linear transistors while channel (12,0) (right-hand plot) used enclosed transistors. In both cases the blue curve is the peak signal histogram prior to irradiation while the red curve is after irradiation.



**Figure 7**. The noise performance of active pixels with linear and enclosed transistors as they are exposed to X-rays. The different colors show different pixel bias voltages.

 $1.0 \times 10^{15}$  neq/cm<sup>2</sup>. Because of the low energy protons used, which lose nearly all their energy within the chip, ionizing effects may dominate over bulk damage.

How the noise increases with high doses of ionizing radiation is shown in figure 7. Again we see some of the curious features of these devices where they seem to perform best with no radiation, pass through a period where their performance degrades, and then show improvements with greater doses. However, noise performance never improves to pre-irradiation levels and does tend to get worse as dose increases above 100 kGy [14]. Although the signal increases, since the noise of the system also increases requiring a higher trigger threshold in figure 6. On the basis of our observations of minimum ionizing particles the noise appears to increase approximately in step with increased leakage current.

#### 5 Future Plans

The formal ATLAS CMOS strips project has two more years to run. As of the time of this writing AMS H35 CHESS1 devices will be exposed in the CERN Proton Source to  $\approx 23$  GeV protons to

two levels:  $1.0 \times 10^{15}$  neq/cm<sup>2</sup> and half this value. In addition similar CHESS1 devices from the Tower Jazz foundry will be expected to arrive early in 2016. These CHESS1 chips will have a variety of substrate resistances up to 600  $\Omega$ ·cm. This will give the project an opportunity to test whether larger depletion zones return the expected benefits in SNR.

In the final design stages are two prototype strip sensors which will act as our first test strip detectors that are fully architecturally functional. They will have 128 channels that include discriminators and *z*-encoding along the strips. They will incorporate a fully digital readout of channel numbers. The two sensors will be submitted to the AMS H35 process and the Tower Jazz 180 nm process and manufactured with a range of substrate resistances. Finished devices are expected in the early summer of 2016.

#### 6 Conclusions

The ATLAS collaboration, along with other partners, formed a working sub-group last year that has successfully tested two MAPS devices in HV CMOS (HVStrip1 and CHESS1) using the AMS H35 process. The two devices have been subjected to ionizing, minimum ionizing (X-rays, gamma rays, and protons), and bulk damage radiation (protons and neutrons). In all cases the devices continued to perform after doses of 600 kGy and in excess of  $1.0 \times 10^{15}$  neq/cm<sup>2</sup> (and with neutrons alone up to  $1.0 \times 10^{16}$  neq/cm<sup>2</sup>).

One interesting effect is that the depletion region for a given bias voltage begins to grow increasing the available signal. However, the noise also increases with radiation damage. The additional damage these devices suffer at moderate doses is a concern, as most of the sensor area will be at the higher radii where the radiation levels will not be as high as the maximum dose. The HVStrip1 device indicates that the signal-to-noise ratio after the expected HL-LHC maximum dose will be 13:1 with this process. Tests of chips with high resistivity substrates where it may be possible to increase the depletion depth are an obvious next step.

#### Acknowledgments

The research was supported and financed in part by U.K. Science and Technology Facilities Council (STFC), the Slovenian Research Agency, the United States Department of Energy, grant DE-FG02-13ER41983, and the SLAC LDRD program. The research leading to these results has received funding from the European Commission under the FP7 Research Infrastructures project AIDA, grant agreement no. 262025.

The irradiations with protons were performed at the University of Birmingham MC40 cyclotron, supported by the H2020 project AIDA-2020, GA number 654168. The irradiations with neutrons were performed at TRIGA reactor in Ljubljana. The authors would like to thank the crew at the TRIGA reactor in Ljubljana for their help with the irradiation of the detectors, as well as staff at the Gamma Irradiation Facility of Sandia National Laboratory, especially Dr. M. Wasiolek and Dr. D. Hanson.

#### References

- I. Perić and C. Takacs, *Large monolithic particle pixel-detector in high-voltage CMOS technology*, *Nucl. Instr. Meth.* A 624 (2010) 504;
   I. Perić et al., *High-voltage pixel detectors in commercial CMOS technologies for ATLAS, CLIC and Mu3e experiments*, *Nucl. Instrum. Meth.* A 731 (2013) 131.
- [2] Herve Grabas (see author list), private communication.
- [3] RD50 report, https://indico.cern.ch/event/381195/session/6/contribution/41, July 2015.
- [4] ATLAS Collaboration, Letter of Intent for the Phase-II Upgrade of the ATLAS Experiment, CERN-LHCC-2012-022; LHCC-I-023.
- [5] I. Peric, A novel monolithic pixelated particle detector implemented in high-voltage CMOS technology, Nucl. Instrum. Meth. A 582 (2007) 876.
- [6] Irradiation Center Karlsruhe, http://www.ekp.kit.edu/english/irradiation\_center.php.
- [7] Ivan Perić, Design and Realisation of Integrated Circuits for the Readout of Pixel Sensors in High-Energy Physics and Biomedical Imaging, Ph.D. Thesis, Bonn University Physics Institute (2004), https://cds.cern.ch/record/1334577?ln=en.
- [8] I. Perić et al., Overview of HVCMOS Pixel Sensors, in Proceedings of the Pixel 2014 International Workshop, Niagra Falls, Canada, 2015 JINST 10 C05021.
- [9] F. Ehrler, R. Blanco, R. Leys and I. Peric, *High-voltage CMOS detectors*, Nucl. Instr. Meth. A 650 (2011) 158.
- [10] G. Kramberger et al., Investigation of Irradiated Silicon Detectors by Edge-TCT, IEEE Trans. Nucl. Sci. 57 (2010) 2294.
- [11] L. Snoj, G. Žernovinik and A. Trkov, Computational analysis of irradiation facilities at the JSI TRIGA reactor, Appl. Radiat. Isot. 70 (2012) 483.
- [12] RD50 project review, https://indico.cern.ch/event/381195/session/6/contribution/6.
- [13] V. Cindro, G. Kramberger, M. Lozano, I. Mandic, M. Mikuž, G. Pellegrini et al., *Radiation damage in p-type silicon irradiated with neutrons and protons*, *Nucl. Instrum. Meth.* A 599 (2009) 60;
  G. Kramberger and D. Contarato, *Simulation of signal in irradiated silicon pixel detectors*, *Nucl. Instrum. Meth.* A 511 (2003) 82.
- [14] F. Ehrler, Development of active CMOS sensors for particle physics experiments, M.S. Thesis, Institute for Data processing and Electronics, Department of Physics, Karlsruhe Institute of Technology (2015).