

Development of a MicroTCA Carrier Hub for CMS at HL-LHC

This article has been downloaded from IOPscience. Please scroll down to see the full text article.

2010 JINST 5 C12042

(http://iopscience.iop.org/1748-0221/5/12/C12042)

View [the table of contents for this issue](http://iopscience.iop.org/1748-0221/5/12), or go to the [journal homepage](http://iopscience.iop.org/1748-0221) for more

Download details: IP Address: 137.138.124.142 The article was downloaded on 11/07/2011 at 12:19

Please note that [terms and conditions apply.](http://iopscience.iop.org/page/terms)



RECEIVED: *November 12, 2010* ACCEPTED: *November 30, 2010* PUBLISHED: *December 20, 2010*

TOPICAL WORKSHOP ON ELECTRONICS FOR PARTICLE PHYSICS 2010, 20–24 SEPTEMBER 2010, AACHEN, GERMANY

# **Development of a MicroTCA Carrier Hub for CMS at HL-LHC**

## **M. Dimitriyev, E. Hazen,**<sup>1</sup> **S.X. Wu and J. Rohlf**

*Boston University, Boston, MA 02215, U.S.A.*

*E-mail:* [hazen@bu.edu](mailto:hazen@bu.edu)

ABSTRACT: We are developing a MicroTCA Carrier Hub card which provides timing, control and data acquisition functions in a MicroTCA crate for HL-LHC readout electronics. This module may be mounted in the primary or redundant MCH slot in a MicroTCA crate, and distributes low-jitter LHC RF clock and encoded fast timing signals to up to 12 AMC modules. In addition, it receives buffer status signals and DAQ data at up to 600 MBytes/sec from each AMC. The prototype module is built on a commercial MCH base board with a custom mezzanine board stack. The latest Xilinx $\mathbb R$  Virtex $\mathbb R$ -6 FPGA are used to provide a clear upgrade path. Prototype modules have been developed for a CMS HCAL test beam in summer 2010. We describe the specifications of the module, its application in a MicroTCA system beyond CMS HCAL, and our experience in commissioning the module for the test beam.

KEYWORDS: Data acquisition circuits; Modular electronics

<sup>&</sup>lt;sup>1</sup>Corresponding author.

## **Contents**



# <span id="page-2-0"></span>1 Introduction

The CMS HCAL (Hadron Calorimeter) will be amongst the first subsystems of CMS to undergo upgrade. The current photodetectors will be replaced, with a corresponding increase of about 4x in channel count. It has been decided that as part of the upgrade the off-detector electronics will be migrated from VMEbus to MicroTCA [\[1\]](#page-6-2). According to the current schedule, an initial test with full prototypes operated in parallel with the existing VME system will be conducted beginning at the end of 2012. The upgrade will be completed in 2015.

# <span id="page-2-1"></span>2 HCAL readout crate requirements

An HCAL readout crate must provide the following functions:

- Accommodate 12 readout modules with several front-panel parallel optical components
- Initialization and monitoring (register access)
- Provide a per-BX low-latency trigger and control path
- Provide for about 1 GB/s DAQ data readout and transmission.

In the existing VME system, all but the first requirement are provided by front panel cables, resulting in a dense cable plant. We propose to develop a common standard based on a custom MCH which will provide the above functions for HCAL and hopefully other subdetectors in CMS, using only the MicroTCA backplane for intra-crate connectivity. For more details on the existing VME system, see CMS note [\[2\]](#page-7-0) and forthcoming article [\[3\]](#page-7-1).

A diagram of a proposed HCAL readout crate implemented in MicroTCA is shown in figure [1.](#page-3-2) 12 double-width, full-height AMC called µHTR (MicroTCA HCAL Trigger and Readout)



<span id="page-3-2"></span>Figure 1: HCAL Readout Crate.

receive up to 18 front-end links using two SNAP-12 parallel optical receivers. The  $\mu$ HTR compute trigger sums which are transimitted on about 4 fibers per module to the calorimeter trigger. See references  $[4]$  and  $[5]$  for details on the front-end system and the  $\mu$ HTR.

In addition to the 12  $\mu$ HTR, the crate houses two MCH (MicroTCA Carrier Hub) modules. The first (MCH1 in the diagram) is a commercial MCH which provides shelf (crate) management functions via IPMI [\[6\]](#page-7-4) and GbE (Gigabit Ethernet) ports to all AMC modules. The second MCH (CMS-MCH in the diagram) is a custom module which is the main subject of this paper.

### <span id="page-3-0"></span>3 Custom MCH

We have developed a custom MCH based initially on a commercial base board from NAT [\[7\]](#page-7-5). Our custom MCH (also known as the HCAL DTC (DAQ and Timing Card) performs all essential functions for an HCAL readout crate. It consists of a stack of four PCBs in compliance with the MicroTCA standard. Figure [2](#page-4-0) illustrates the MCH mechanics.

#### <span id="page-3-1"></span>3.1 Functional description

This board (supplied by NAT in the prototype module) provides power and communications for the remainder of the MCH boards, including the following: Module management using IPMI; Payload power to the mezzanines; GbE switch with ports routed to AMCs and the mezzanines; an SPI (serial peripheral interface) bus.

This section describes in more detail the functioning of the custom portions of the MCH. Refer to figure [3](#page-4-1) for a block diagram of the CMS-MCH.

*Module management functions* are provided by an Atmel ATMega16 [\[8\]](#page-7-6) microcontroller. This microcontroller responds to IPMI queries from the MCH base board, and reports back the required module identification to the MMC (Module Management Controller) on the base board. In



<span id="page-4-0"></span>



<span id="page-4-1"></span>Figure 3: CMS-MCH BLock Diagram.

addition, a simple parallel bus interface to the Spartan 3 FPGA [\[9\]](#page-7-7) is provided to allow register read/write access to the custom portions of the MCH.

*Flash Memory* programming is provided by means of an SPI (serial peripheral interface) bus driven by the base board. This allows for direct programming of a SPI flash memory device which directly configures the Spartan-3A FPGA. Additional space in the flash memory is used to hold configuration data for the Virtex-6 FPGA [\[10\]](#page-7-8) on the T4 board.

*Fast Timing* information is received from the LHC TTC (trigger timing and controls) system [\[11\]](#page-7-9) by an optical receiver on the connector board. The TTC is a biphase mark encoded



<span id="page-5-1"></span>Figure 4: TTC Timing Waveforms.

bitstream carrying 80 Mb/s of data. The encoding is described in detail in the TTC documentation, but essentially two channels (A and B) are encoded serially, with a fixed clock transitions at 80 MHz and an optional transition in the middle of each clock period to indicate a logical '1'. The A channel is reserved for Level 1 triggers, while the B channel carries serialized commands such as an LHC orbit mark and event number reset. An Analog Devices ADN2814 [\[12\]](#page-7-10) clock/data separator IC is used to extract the 160 MHz carrier clock and 80 Mb/s data from the TTC stream. An SY89872 Programmable Clock Divider [\[13\]](#page-7-11) divides the 160 MHz clock by 4 to produce a 40 MHz clock for distribution to the AMCs.

The 40 MHz clock is sent both to the Virtex-6 FPGA and to a distribution tree on the T2 board. The Virtex-6 additionally receives the 160 MHz clock and the separated 80 Mb/s data stream. The Virtex-6 decodes the TTC stream, acquires word alignment, and provides a reset signal to the clock/data separator to ensure the correct phase of the 40 MHz clock with respect to the data.

Finally, the decoded TTC data is distributed to the AMC cards twice: first, by the Spartan-3A FPGA on the T2 board to MicroTCA fabric B, and simultaneously to MicroTCA fabric E by the Virtex-6. It is expected that one of these options will be eliminated in a future revision.

Figure [4](#page-5-1) shows sample waveforms. At the top is the encoded data stream received from the TTC system. The next 3 waveforms show the recovered 160 MHz clock and the recovered data (two possible polarities) as output by the SY89872. The bottom two waveforms show the 40 MHz clock and decoded data as broadcast to the AMC cards by the CMS-MCH.

*Data Acquisition* functions will be provided by the Virtex-6 FPGA. (as of this writing these functions are not implemented). Data will be received from each AMC module at about 6 Gb/s on MicroTCA fabric D in response to each Level 1 trigger. The event fragments will be buffered in a DDR3 SDRAM, and transmitted to the CMS DAQ via a fiber link interfaced via an SFP transceiver.

#### <span id="page-5-0"></span>3.2 Firmware

Simple firmware has been written to support required functions for an HCAL test beam effort in the summer of 2010. The firmware provides required IPMI functions and IPMI-based register access to a number of control and status registers, including numerous monitoring and error counters.



<span id="page-6-3"></span>Figure 5: Proposed MicroTCA Port Use in CMS Crates

Additionally, full support for decoding and distribution of 40 MHz LHC clock and TTC timing commands is provided.

#### <span id="page-6-0"></span>4 Software

Initial checkout of the DTC was performed using a combination of the on-board monitor of the NAT base board and the open-source ipmitool application. A C-callable library was constructed from ipmitool and contains methods for reading from and writing to registers specifically on the DTC. A dedicated command-line application called dtctool was then written to provide convenient, scriptable access to DTC functions. Finally, an initial set of methods to provide hardware support within the HCAL data acquisition framework was written.

#### <span id="page-6-1"></span>5 Plans

A working group has been established to define a common MicroTCA platform for use across the CMS experiment. The CMS-MCH design will evolve as required to meet the standards established by this working group. As of this writing, we envision the following changes:

The four-board stack will be reduced to a two-board stack, with the NAT-MCH base board replaced by a custom design which functions as a 13th AMC rather than a full MCH. The base board will contain two SFP+ optical transceiver sites along with the TTC optical receiver. GbE access is provided by a cross-over link from MCH1. DAQ links will be provided on Fabric A (port 1) to the AMC cards. Finally, a tongue 2 board will provide timing and controls information on Fabric B (port 3) to the AMC cards.

Figure [5](#page-6-3) illustrates the proposed MicroTCA port use as proposed by the working group. Fabrics A, B are used as described above. Fabrics D-G may be used for communication between AMC modules, by means of crosspoint switches located in MCH1 and MCH2.

#### References

<span id="page-6-2"></span>[1] *Micro Telecommunications Computing Architecture Base Specification R1.0*, July 6, 2006, Available from <http://www.picmg.org>

- <span id="page-7-0"></span>[2] T. Grassi, *HTR board reference guide*, CMS Detector Note DN-2010/016
- <span id="page-7-1"></span>[3] J.St. John, *New Physics with the Dijet Isotropy Ratio using the Compact Muon Solenoid Experiment at the 7TeV LHC*, Ph. D. thesis in preparation.
- <span id="page-7-2"></span>[4] T. Grassi, *Developments for the upgrade of the CMS HCAL front-end electronics*, in *Topical Workshop on Electronics for Particle Physics 2010*, 20–24 September 2010, Aachen, Germany.
- <span id="page-7-3"></span>[5] E. Frahm, *Status Report on a MicroTCA Card for HCAL Trigger and Readout at SLHC*, in *Topical Workshop on Electronics for Particle Physics 2010*, 20–24 September 2010, Aachen, Germany.
- <span id="page-7-4"></span>[6] Intelligent Platform Management Interface, [http://www.intel.com/design/servers/ipmi/index.htm.](http://www.intel.com/design/servers/ipmi/index.htm)
- <span id="page-7-5"></span>[7] Product of N.A.T. GmbH, Kamillenweg 22, 53757 Sankt Augustin, Germany, [http://www.nateurope.com/products/amc/nat-mch.htm.](http://www.nateurope.com/products/amc/nat-mch.htm)
- <span id="page-7-6"></span>[8] Product of Atmel, Inc. 2325 Orchard Parkway, San Jose, CA 95131 U.S.A., [http://www.atmel.com/.../ATmega16.](http://www.atmel.com/dyn/products/product_card.asp?PN=ATmega16)
- <span id="page-7-7"></span>[9] Product of Xilinx, Inc. 2100 Logic Drive, San Jose, CA 95124 U.S.A., [http://www.xilinx.com/support/documentation/spartan-3.htm.](http://www.xilinx.com/support/documentation/spartan-3.htm)
- <span id="page-7-8"></span>[10] Product of Xilinx, Inc. 2100 Logic Drive, San Jose, CA 95124 U.S.A., [http://www.xilinx.com/products/virtex6/.](http://www.xilinx.com/products/virtex6/)
- <span id="page-7-9"></span>[11] *Timing, Trigger and Control (TTC) Systems for the LHC*, <http://ttc.web.cern.ch/>
- <span id="page-7-10"></span>[12] Product of Analog Devices, Inc. One Technology Way, Norwood, MA 02062 U.S.A., [http://www.analog.com/.../adn2814/products/product.html.](http://www.analog.com/en/clock-and-timing/clock-and-data-recoveryretiming/adn2814/products/product.html)
- <span id="page-7-11"></span>[13] Product of Micrel, Inc. 2180 Fortune Drive, San Jose, CA 95131 U.S.A., [http://www.micrel.com/.../sy89872u.shtml.](http://www.micrel.com/page.do?page=/product-info/products/sy89872u.shtml)