CERN Accelerating science

Article
Title Rad-hard RISC-V SoC and ASIP ecosystems studies for high-energy physics applications
Author(s) Andorno, M (CERN) ; Andersen, M (CERN) ; Borghello, G (CERN) ; Caratelli, A (CERN) ; Ceresa, D (CERN) ; Dhaliwal, J (CERN) ; Kloukinas, K (CERN) ; Pejasinovic, R (CERN)
Publication 2023
Number of pages 7
In: JINST 18 (2023) C01018
In: Topical Workshop on Electronics for Particle Physics 2022 (TWEPP 2022), Bergen, Norway, 19 - 23 Sep 2022, pp.C01018
DOI 10.1088/1748-0221/18/01/C01018
Subject category Detectors and Experimental Techniques
Project CERN-EP-RDET
Abstract The increase in complexity and size of modern ASIC designs in the HEP community and the use of advanced semiconductor fabrication processes raises the need for a shift toward a more abstract design methodology, that takes advantage of modularity and programmability to achieve a faster turnaround time both for design and verification. This contribution will present two complementary approaches, one using a RISC-V based System-on-Chip (SoC) and the other based on Application-Specific Instruction set Processors (ASIP). The SoC uses the PicoRV32 open-source RISC-V core and a rad-hard version of the AMBA APB bus to connect peripherals and is primarily geared towards control and monitoring applications. This solution is a demonstrator of what can become a more complete fully radiation-tolerant SoC platform with a standardized interconnect and an IP block library, to serve as the starting point for future ASIC designs. The ASIP based approach targets more the design of data path elements and the use in data processing applications. The presented approach makes use of a commercial ASIP Designer EDA tool to demonstrate an integrated workflow to define, benchmark and optimize an ASIP for a specific use case, starting from a general-purpose processor.
Copyright/License © 2023-2025 IOP Publishing Ltd and Sissa Medialab

Corresponding record in: Inspire


 Record created 2023-06-14, last modified 2024-07-05